blob: c7e3fb8c2fe0982afd9e9dce5d75d84df7e4f7a2 [file] [log] [blame]
Subrata Banik2871e0e2020-09-27 11:30:58 +05301/* SPDX-License-Identifier: GPL-2.0-only */
2
3#include <device/device.h>
4#include <device/pci.h>
5#include <fsp/api.h>
6#include <fsp/util.h>
7#include <intelblocks/acpi.h>
8#include <intelblocks/cfg.h>
Michael Niewöhner8913b782020-12-11 22:13:44 +01009#include <intelblocks/gpio.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053010#include <intelblocks/itss.h>
11#include <intelblocks/pcie_rp.h>
12#include <intelblocks/xdci.h>
13#include <romstage_handoff.h>
14#include <soc/intel/common/vbt.h>
15#include <soc/itss.h>
16#include <soc/pci_devs.h>
Eric Laif8248f32020-12-31 11:43:29 +080017#include <soc/pcie.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053018#include <soc/ramstage.h>
19#include <soc/soc_chip.h>
20
Subrata Banik2871e0e2020-09-27 11:30:58 +053021#if CONFIG(HAVE_ACPI_TABLES)
22const char *soc_acpi_name(const struct device *dev)
23{
24 if (dev->path.type == DEVICE_PATH_DOMAIN)
25 return "PCI0";
26
27 if (dev->path.type == DEVICE_PATH_USB) {
28 switch (dev->path.usb.port_type) {
29 case 0:
30 /* Root Hub */
31 return "RHUB";
32 case 2:
33 /* USB2 ports */
34 switch (dev->path.usb.port_id) {
35 case 0: return "HS01";
36 case 1: return "HS02";
37 case 2: return "HS03";
38 case 3: return "HS04";
39 case 4: return "HS05";
40 case 5: return "HS06";
41 case 6: return "HS07";
42 case 7: return "HS08";
43 case 8: return "HS09";
44 case 9: return "HS10";
45 }
46 break;
47 case 3:
48 /* USB3 ports */
49 switch (dev->path.usb.port_id) {
50 case 0: return "SS01";
51 case 1: return "SS02";
52 case 2: return "SS03";
53 case 3: return "SS04";
54 }
55 break;
56 }
57 return NULL;
58 }
59 if (dev->path.type != DEVICE_PATH_PCI)
60 return NULL;
61
62 switch (dev->path.pci.devfn) {
63 case SA_DEVFN_ROOT: return "MCHC";
64 case SA_DEVFN_TCSS_XHCI: return "TXHC";
65 case SA_DEVFN_TCSS_XDCI: return "TXDC";
66 case SA_DEVFN_TCSS_DMA0: return "TDM0";
67 case SA_DEVFN_TCSS_DMA1: return "TDM1";
68 case SA_DEVFN_TBT0: return "TRP0";
69 case SA_DEVFN_TBT1: return "TRP1";
70 case SA_DEVFN_TBT2: return "TRP2";
71 case SA_DEVFN_TBT3: return "TRP3";
72 case SA_DEVFN_IPU: return "IPU0";
73 case PCH_DEVFN_ISH: return "ISHB";
74 case PCH_DEVFN_XHCI: return "XHCI";
75 case PCH_DEVFN_I2C0: return "I2C0";
76 case PCH_DEVFN_I2C1: return "I2C1";
77 case PCH_DEVFN_I2C2: return "I2C2";
78 case PCH_DEVFN_I2C3: return "I2C3";
79 case PCH_DEVFN_I2C4: return "I2C4";
80 case PCH_DEVFN_I2C5: return "I2C5";
81 case PCH_DEVFN_SATA: return "SATA";
82 case PCH_DEVFN_PCIE1: return "RP01";
83 case PCH_DEVFN_PCIE2: return "RP02";
84 case PCH_DEVFN_PCIE3: return "RP03";
85 case PCH_DEVFN_PCIE4: return "RP04";
86 case PCH_DEVFN_PCIE5: return "RP05";
87 case PCH_DEVFN_PCIE6: return "RP06";
88 case PCH_DEVFN_PCIE7: return "RP07";
89 case PCH_DEVFN_PCIE8: return "RP08";
90 case PCH_DEVFN_PCIE9: return "RP09";
91 case PCH_DEVFN_PCIE10: return "RP10";
92 case PCH_DEVFN_PCIE11: return "RP11";
93 case PCH_DEVFN_PCIE12: return "RP12";
94 case PCH_DEVFN_PMC: return "PMC";
95 case PCH_DEVFN_UART0: return "UAR0";
96 case PCH_DEVFN_UART1: return "UAR1";
97 case PCH_DEVFN_UART2: return "UAR2";
98 case PCH_DEVFN_GSPI0: return "SPI0";
99 case PCH_DEVFN_GSPI1: return "SPI1";
100 case PCH_DEVFN_GSPI2: return "SPI2";
101 case PCH_DEVFN_GSPI3: return "SPI3";
102 /* Keeping ACPI device name coherent with ec.asl */
103 case PCH_DEVFN_ESPI: return "LPCB";
104 case PCH_DEVFN_HDA: return "HDAS";
105 case PCH_DEVFN_SMBUS: return "SBUS";
106 case PCH_DEVFN_GBE: return "GLAN";
107 }
108
109 return NULL;
110}
111#endif
112
113/* SoC routine to fill GPIO PM mask and value for GPIO_MISCCFG register */
114static void soc_fill_gpio_pm_configuration(void)
115{
116 uint8_t value[TOTAL_GPIO_COMM];
117 const config_t *config = config_of_soc();
118
119 if (config->gpio_override_pm)
120 memcpy(value, config->gpio_pm, sizeof(uint8_t) *
121 TOTAL_GPIO_COMM);
122 else
123 memset(value, MISCCFG_ENABLE_GPIO_PM_CONFIG, sizeof(uint8_t) *
124 TOTAL_GPIO_COMM);
125
126 gpio_pm_configure(value, TOTAL_GPIO_COMM);
127}
128
129void soc_init_pre_device(void *chip_info)
130{
131 /* TODO: A bug has been filed, remove this W/A once FSP is updated */
132 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
133 * default policy that doesn't honor boards' requirements. */
134 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
135
136 /* Perform silicon specific init. */
137 fsp_silicon_init(romstage_handoff_is_resume());
138
139 /* Display FIRMWARE_VERSION_INFO_HOB */
140 fsp_display_fvi_version_hob();
141
142 /* Restore GPIO IRQ polarities back to previous settings. */
143 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
144
145 soc_fill_gpio_pm_configuration();
146
147 /* Swap enabled PCI ports in device tree if needed. */
Eric Laif8248f32020-12-31 11:43:29 +0800148 pcie_rp_update_devicetree(get_pch_pcie_rp_table());
Subrata Banik2871e0e2020-09-27 11:30:58 +0530149}
150
151static struct device_operations pci_domain_ops = {
152 .read_resources = &pci_domain_read_resources,
153 .set_resources = &pci_domain_set_resources,
154 .scan_bus = &pci_domain_scan_bus,
155#if CONFIG(HAVE_ACPI_TABLES)
156 .acpi_name = &soc_acpi_name,
157#endif
158};
159
160static struct device_operations cpu_bus_ops = {
161 .read_resources = noop_read_resources,
162 .set_resources = noop_set_resources,
163#if CONFIG(HAVE_ACPI_TABLES)
164 .acpi_fill_ssdt = generate_cpu_entries,
165#endif
166};
167
168static void soc_enable(struct device *dev)
169{
170 /*
171 * Set the operations if it is a special bus type or a hidden PCI
172 * device.
173 */
174 if (dev->path.type == DEVICE_PATH_DOMAIN)
175 dev->ops = &pci_domain_ops;
176 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
177 dev->ops = &cpu_bus_ops;
178 else if (dev->path.type == DEVICE_PATH_PCI &&
179 dev->path.pci.devfn == PCH_DEVFN_PMC)
180 dev->ops = &pmc_ops;
Michael Niewöhner8913b782020-12-11 22:13:44 +0100181 else if (dev->path.type == DEVICE_PATH_GPIO)
182 block_gpio_enable(dev);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530183}
184
185struct chip_operations soc_intel_alderlake_ops = {
186 CHIP_NAME("Intel Alderlake")
187 .enable_dev = &soc_enable,
188 .init = &soc_init_pre_device,
189};