blob: a8f58e41eff2f982112a912c9e19375a73a4c118 [file] [log] [blame]
Marc Bertens2ad8ab82010-06-04 19:53:55 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Marc Bertens <mbertens@xs4all.nl>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Marc Bertens2ad8ab82010-06-04 19:53:55 +000019 */
Uwe Hermannc6a10622010-10-17 19:30:58 +000020
Marc Bertens2ad8ab82010-06-04 19:53:55 +000021#include <device/device.h>
22#include <device/pci.h>
23#include <device/pci_ids.h>
24#include <device/pci_ops.h>
Sven Schnelle5c72a872011-04-20 08:58:30 +000025#include <device/cardbus.h>
Marc Bertens2ad8ab82010-06-04 19:53:55 +000026#include <console/console.h>
Sven Schnelle5f22f302011-04-20 08:58:16 +000027#include <arch/io.h>
Sven Schnellebaec0342011-04-20 08:57:53 +000028#include "chip.h"
Marc Bertens2ad8ab82010-06-04 19:53:55 +000029
30static void ti_pci1x2y_init(struct device *dev)
31{
Uwe Hermann2d1d9ce2010-12-26 14:12:38 +000032
Sven Schnellebaec0342011-04-20 08:57:53 +000033 printk(BIOS_INFO, "Init of Texas Instruments PCI1x2x PCMCIA/CardBus controller\n");
34 struct southbridge_ti_pci1x2x_config *conf = dev->chip_info;
35
36 if (conf) {
Sven Schnellebaec0342011-04-20 08:57:53 +000037 /* System control (offset 0x80) */
38 pci_write_config32(dev, 0x80, conf->scr);
39 /* Multifunction routing */
40 pci_write_config32(dev, 0x8C, conf->mrr);
41 }
Uwe Hermann2d1d9ce2010-12-26 14:12:38 +000042 /* Set the device control register (0x92) accordingly. */
43 pci_write_config8(dev, 0x92, pci_read_config8(dev, 0x92) | 0x02);
Marc Bertens2ad8ab82010-06-04 19:53:55 +000044}
45
Sven Schnelle5f22f302011-04-20 08:58:16 +000046static void ti_pci1x2y_set_subsystem(device_t dev, unsigned vendor, unsigned device)
47{
48 /*
49 * Enable change sub-vendor ID. Clear the bit 5 to enable to write
50 * to the sub-vendor/device ids at 40 and 42.
51 */
52 pci_write_config32(dev, 0x80, pci_read_config32(dev, 0x080) & ~0x10);
53 pci_write_config16(dev, 0x40, vendor);
54 pci_write_config16(dev, 0x42, device);
55 pci_write_config32(dev, 0x80, pci_read_config32(dev, 0x80) | 0x10);
56}
57
58static struct pci_operations ti_pci1x2y_pci_ops = {
59 .set_subsystem = ti_pci1x2y_set_subsystem,
60};
61
Sven Schnellebaec0342011-04-20 08:57:53 +000062struct device_operations southbridge_ti_pci1x2x_pciops = {
Sven Schnelle5c72a872011-04-20 08:58:30 +000063 .read_resources = cardbus_read_resources,
Marc Bertens2ad8ab82010-06-04 19:53:55 +000064 .set_resources = pci_dev_set_resources,
Sven Schnelle5c72a872011-04-20 08:58:30 +000065 .enable_resources = cardbus_enable_resources,
Marc Bertens2ad8ab82010-06-04 19:53:55 +000066 .init = ti_pci1x2y_init,
67 .scan_bus = 0,
Sven Schnelle5f22f302011-04-20 08:58:16 +000068 .ops_pci = &ti_pci1x2y_pci_ops,
Marc Bertens2ad8ab82010-06-04 19:53:55 +000069};
70
Marc Bertens2ad8ab82010-06-04 19:53:55 +000071static const struct pci_driver ti_pci1225_driver __pci_driver = {
Sven Schnellebaec0342011-04-20 08:57:53 +000072 .ops = &southbridge_ti_pci1x2x_pciops,
Uwe Hermann2d1d9ce2010-12-26 14:12:38 +000073 .vendor = PCI_VENDOR_ID_TI,
74 .device = PCI_DEVICE_ID_TI_1225,
Marc Bertens2ad8ab82010-06-04 19:53:55 +000075};
76
Marc Bertens2ad8ab82010-06-04 19:53:55 +000077static const struct pci_driver ti_pci1420_driver __pci_driver = {
Sven Schnellebaec0342011-04-20 08:57:53 +000078 .ops = &southbridge_ti_pci1x2x_pciops,
Uwe Hermann2d1d9ce2010-12-26 14:12:38 +000079 .vendor = PCI_VENDOR_ID_TI,
80 .device = PCI_DEVICE_ID_TI_1420,
Marc Bertens2ad8ab82010-06-04 19:53:55 +000081};
Myles Watson356f8482010-06-07 20:15:54 +000082
Sven Schnelle20f7f3b2011-04-20 08:58:08 +000083static const struct pci_driver ti_pci1510_driver __pci_driver = {
84 .ops = &southbridge_ti_pci1x2x_pciops,
85 .vendor = PCI_VENDOR_ID_TI,
86 .device = PCI_DEVICE_ID_TI_1510,
87};
88
Marc Bertens2ad8ab82010-06-04 19:53:55 +000089static const struct pci_driver ti_pci1520_driver __pci_driver = {
Sven Schnellebaec0342011-04-20 08:57:53 +000090 .ops = &southbridge_ti_pci1x2x_pciops,
Uwe Hermann2d1d9ce2010-12-26 14:12:38 +000091 .vendor = PCI_VENDOR_ID_TI,
92 .device = PCI_DEVICE_ID_TI_1520,
Marc Bertens2ad8ab82010-06-04 19:53:55 +000093};
Sven Schnellebaec0342011-04-20 08:57:53 +000094
95struct chip_operations southbridge_ti_pci1x2x_ops = {
96 CHIP_NAME("TI PCI1x2x Cardbus controller")
97};