blob: 7d1f834a7c41b54b048450ba413c632d1ec5adc1 [file] [log] [blame]
Yinghai Luf55b58d2007-02-17 14:28:11 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Yinghai Luf55b58d2007-02-17 14:28:11 +00003 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010019 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Yinghai Luf55b58d2007-02-17 14:28:11 +000020 */
21
Yinghai Luf55b58d2007-02-17 14:28:11 +000022#include <stdint.h>
Patrick Georgi12aba822009-04-30 07:07:22 +000023#include <string.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000024#include <device/pci_def.h>
25#include <device/pci_ids.h>
26#include <arch/io.h>
27#include <device/pnp_def.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000028#include <cpu/x86/lapic.h>
Edwin Beasanteb50c7d2010-07-06 21:05:04 +000029#include <pc80/mc146818rtc.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000030#include <console/console.h>
Patrick Georgid0835952010-10-05 09:07:10 +000031#include <lib.h>
Uwe Hermann6dc92f02010-11-21 11:36:03 +000032#include <spd.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000033#include <cpu/amd/model_fxx_rev.h>
stepan836ae292010-12-08 05:42:47 +000034#include "southbridge/nvidia/mcp55/early_smbus.c" // for enable the FAN
Yinghai Luf55b58d2007-02-17 14:28:11 +000035#include "northbridge/amd/amdk8/raminit.h"
Yinghai Luf55b58d2007-02-17 14:28:11 +000036#include "lib/delay.c"
Kyösti Mälkkic66f1cb2013-08-12 16:09:00 +030037#include "cpu/x86/lapic.h"
Yinghai Luf55b58d2007-02-17 14:28:11 +000038#include "northbridge/amd/amdk8/reset_test.c"
Edward O'Callaghanbeb0f262014-04-29 13:09:50 +100039#include <superio/winbond/common/winbond.h>
40#include <superio/winbond/w83627hf/w83627hf.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000041#include "cpu/x86/bist.h"
Yinghai Luf55b58d2007-02-17 14:28:11 +000042#include "northbridge/amd/amdk8/debug.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000043#include "northbridge/amd/amdk8/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000044#include "southbridge/nvidia/mcp55/early_ctrl.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000045
46#define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
Uwe Hermann9b9791c2010-12-06 18:17:01 +000047#define DUMMY_DEV PNP_DEV(0x2e, 0)
Yinghai Luf55b58d2007-02-17 14:28:11 +000048
Uwe Hermann7b997052010-11-21 22:47:22 +000049static void memreset(int controllers, const struct mem_controller *ctrl) { }
50static void activate_spd_rom(const struct mem_controller *ctrl) { }
Yinghai Luf55b58d2007-02-17 14:28:11 +000051
52static inline int spd_read_byte(unsigned device, unsigned address)
53{
54 return smbus_read_byte(device, address);
55}
56
stepan8301d832010-12-08 07:07:33 +000057#include "northbridge/amd/amdk8/f.h"
Yinghai Luf55b58d2007-02-17 14:28:11 +000058#include "northbridge/amd/amdk8/incoherent_ht.c"
Stefan Reinauer23836e22010-04-15 12:39:29 +000059#include "northbridge/amd/amdk8/coherent_ht.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000060#include "northbridge/amd/amdk8/raminit_f.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +000061#include "lib/generic_sdram.c"
Stefan Reinauer14e22772010-04-27 06:56:47 +000062#include "resourcemap.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000063#include "cpu/amd/dualcore/dualcore.c"
stepan836ae292010-12-08 05:42:47 +000064#include "southbridge/nvidia/mcp55/early_setup_ss.h"
65#include "southbridge/nvidia/mcp55/early_setup_car.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000066#include "cpu/amd/model_fxx/init_cpus.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000067#include "cpu/amd/model_fxx/fidvid.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000068#include "northbridge/amd/amdk8/early_ht.c"
69
Yinghai Luf55b58d2007-02-17 14:28:11 +000070static void sio_setup(void)
71{
Yinghai Luf55b58d2007-02-17 14:28:11 +000072 uint32_t dword;
73 uint8_t byte;
Uwe Hermann7b997052010-11-21 22:47:22 +000074
Yinghai Luf55b58d2007-02-17 14:28:11 +000075 enable_smbus();
76// smbusx_write_byte(1, (0x58>>1), 0, 0x80); /* select bank0 */
77 smbusx_write_byte(1, (0x58>>1), 0xb1, 0xff); /* set FAN ctrl to DC mode */
78
79 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
Stefan Reinauer14e22772010-04-27 06:56:47 +000080 byte |= 0x20;
Yinghai Luf55b58d2007-02-17 14:28:11 +000081 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
Stefan Reinauer14e22772010-04-27 06:56:47 +000082
Yinghai Luf55b58d2007-02-17 14:28:11 +000083 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
84 dword |= (1<<0);
85 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
Stefan Reinauer14e22772010-04-27 06:56:47 +000086
Yinghai Luf55b58d2007-02-17 14:28:11 +000087 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
88 dword |= (1<<16);
89 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
Yinghai Luf55b58d2007-02-17 14:28:11 +000090}
91
Patrick Georgice6fb1e2010-03-17 22:44:39 +000092void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Yinghai Luf55b58d2007-02-17 14:28:11 +000093{
94 static const uint16_t spd_addr [] = {
Uwe Hermann7b997052010-11-21 22:47:22 +000095 // Node 0
96 DIMM0, DIMM2, 0, 0,
97 DIMM1, DIMM3, 0, 0,
98 // Node 1
99 DIMM4, DIMM6, 0, 0,
100 DIMM5, DIMM7, 0, 0,
Yinghai Luf55b58d2007-02-17 14:28:11 +0000101 };
102
Patrick Georgibbc880e2012-11-20 18:20:56 +0100103 struct sys_info *sysinfo = &sysinfo_car;
Yinghai Luf55b58d2007-02-17 14:28:11 +0000104 int needs_reset = 0;
105 unsigned bsp_apicid = 0;
106
Patrick Georgi2bd91002010-03-18 16:46:50 +0000107 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000108 /* Nothing special needs to be done to find bus 0 */
109 /* Allow the HT devices to be found */
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000110 enumerate_ht_chain();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000111 sio_setup();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000112 }
113
Uwe Hermann7b997052010-11-21 22:47:22 +0000114 if (bist == 0)
Yinghai Luf55b58d2007-02-17 14:28:11 +0000115 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000116
Edward O'Callaghanbeb0f262014-04-29 13:09:50 +1000117 w83627hf_set_clksel_48(DUMMY_DEV);
118 winbond_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000119
Yinghai Luf55b58d2007-02-17 14:28:11 +0000120 console_init();
Stefan Reinauer14e22772010-04-27 06:56:47 +0000121
Yinghai Luf55b58d2007-02-17 14:28:11 +0000122 /* Halt if there was a built in self test failure */
123 report_bist_failure(bist);
124
Myles Watson08e0fb82010-03-22 16:33:25 +0000125 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000126
127 setup_mb_resource_map();
128
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000129 print_debug("bsp_apicid="); print_debug_hex8(bsp_apicid); print_debug("\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000130
Yinghai Luf55b58d2007-02-17 14:28:11 +0000131 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
Yinghai Luf55b58d2007-02-17 14:28:11 +0000132 setup_coherent_ht_domain(); // routing table and start other core0
133
134 wait_all_core0_started();
Patrick Georgie1667822012-05-05 15:29:32 +0200135#if CONFIG_LOGICAL_CPUS
Yinghai Luf55b58d2007-02-17 14:28:11 +0000136 // It is said that we should start core1 after all core0 launched
137 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
138 * So here need to make sure last core0 is started, esp for two way system,
139 * (there may be apic id conflicts in that case)
140 */
141 start_other_cores();
142 wait_all_other_cores_started(bsp_apicid);
143#endif
144
145 /* it will set up chains and store link pair for optimization later */
146 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
147
Patrick Georgi76e81522010-11-16 21:25:29 +0000148#if CONFIG_SET_FIDVID
Yinghai Luf55b58d2007-02-17 14:28:11 +0000149 {
150 msr_t msr;
151 msr=rdmsr(0xc0010042);
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000152 printk(BIOS_DEBUG, "begin msr fid, vid %08x, %08x\n", msr.hi, msr.lo);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000153 }
Yinghai Luf55b58d2007-02-17 14:28:11 +0000154 enable_fid_change();
Yinghai Luf55b58d2007-02-17 14:28:11 +0000155 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000156 init_fidvid_bsp(bsp_apicid);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000157 // show final fid and vid
158 {
159 msr_t msr;
160 msr=rdmsr(0xc0010042);
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000161 printk(BIOS_DEBUG, "end msr fid, vid %08x, %08x\n", msr.hi, msr.lo);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000162 }
163#endif
164
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000165 init_timer(); // Need to use TMICT to synconize FID/VID
166
Yinghai Luf55b58d2007-02-17 14:28:11 +0000167 needs_reset |= optimize_link_coherent_ht();
168 needs_reset |= optimize_link_incoherent_ht(sysinfo);
169 needs_reset |= mcp55_early_setup_x();
170
171 // fidvid change will issue one LDTSTOP and the HT change will be effective too
172 if (needs_reset) {
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000173 print_info("ht reset -\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000174 soft_reset();
175 }
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000176
Yinghai Luf55b58d2007-02-17 14:28:11 +0000177 allow_all_aps_stop(bsp_apicid);
178
179 //It's the time to set ctrl in sysinfo now;
180 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
181
182// enable_smbus(); /* enable in sio_setup */
183
Yinghai Luf55b58d2007-02-17 14:28:11 +0000184 /* all ap stopped? */
Yinghai Luf55b58d2007-02-17 14:28:11 +0000185
186 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
187
188 post_cache_as_ram(); // bsp swtich stack to ram and copy sysinfo ram now
Yinghai Luf55b58d2007-02-17 14:28:11 +0000189}