blob: a1261c977129e67f7a5749426d49e98ed8fa194c [file] [log] [blame]
Martin Roth1a3de8e2022-10-06 15:57:21 -06001# SPDX-License-Identifier: GPL-2.0-only
2
3# TODO: Evaluate what can be moved to a common directory
4# TODO: Update for Morgana
5
6config SOC_AMD_MORGANA
7 bool
8 help
9 AMD Morgana support
10
11if SOC_AMD_MORGANA
12
13config SOC_SPECIFIC_OPTIONS
14 def_bool y
15 select ACPI_SOC_NVS
16 select ARCH_BOOTBLOCK_X86_32
17 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
18 select ARCH_ROMSTAGE_X86_32
19 select ARCH_RAMSTAGE_X86_32
20 select ARCH_X86
21 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
22 select DRIVERS_USB_ACPI
23 select DRIVERS_USB_PCI_XHCI
24 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
25 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
26 select FSP_COMPRESS_FSP_S_LZ4
27 select GENERIC_GPIO_LIB
28 select HAVE_ACPI_TABLES
29 select HAVE_CF9_RESET
30 select HAVE_EM100_SUPPORT
31 select HAVE_FSP_GOP
32 select HAVE_SMI_HANDLER
33 select IDT_IN_EVERY_STAGE
34 select PARALLEL_MP_AP_WORK
35 select PLATFORM_USES_FSP2_0
36 select PROVIDES_ROM_SHARING
37 select PSP_SUPPORTS_EFS2_RELATIVE_ADDR if VBOOT_STARTS_BEFORE_BOOTBLOCK
38 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
39 select RESET_VECTOR_IN_RAM
40 select RTC
41 select SOC_AMD_COMMON
Martin Roth9c64c082022-10-18 17:54:52 -060042 select SOC_AMD_COMMON_BLOCK_ACP_GEN2 # TODO: Check if this is still correct
43 select SOC_AMD_COMMON_BLOCK_ACPI # TODO: Check if this is still correct
44 select SOC_AMD_COMMON_BLOCK_ACPIMMIO # TODO: Check if this is still correct
45 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB # TODO: Check if this is still correct
46 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC # TODO: Check if this is still correct
47 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO # TODO: Check if this is still correct
48 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS # TODO: Check if this is still correct
49 select SOC_AMD_COMMON_BLOCK_AOAC # TODO: Check if this is still correct
50 select SOC_AMD_COMMON_BLOCK_APOB # TODO: Check if this is still correct
51 select SOC_AMD_COMMON_BLOCK_APOB_HASH # TODO: Check if this is still correct
52 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS # TODO: Check if this is still correct
53 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC # TODO: Check if this is still correct
54 select SOC_AMD_COMMON_BLOCK_EMMC # TODO: Check if this is still correct
55 select SOC_AMD_COMMON_BLOCK_ESPI_EXTENDED_DECODE_RANGES # TODO: Check if this is still correct
56 select SOC_AMD_COMMON_BLOCK_GRAPHICS # TODO: Check if this is still correct
57 select SOC_AMD_COMMON_BLOCK_HAS_ESPI # TODO: Check if this is still correct
58 select SOC_AMD_COMMON_BLOCK_HAS_ESPI_ALERT_ENABLE # TODO: Check if this is still correct
59 select SOC_AMD_COMMON_BLOCK_I2C # TODO: Check if this is still correct
60 select SOC_AMD_COMMON_BLOCK_I23C_PAD_CTRL # TODO: Check if this is still correct
61 select SOC_AMD_COMMON_BLOCK_IOMMU # TODO: Check if this is still correct
62 select SOC_AMD_COMMON_BLOCK_LPC # TODO: Check if this is still correct
63 select SOC_AMD_COMMON_BLOCK_MCAX # TODO: Check if this is still correct
64 select SOC_AMD_COMMON_BLOCK_NONCAR # TODO: Check if this is still correct
65 select SOC_AMD_COMMON_BLOCK_PCI # TODO: Check if this is still correct
66 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF # TODO: Check if this is still correct
67 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER # TODO: Check if this is still correct
68 select SOC_AMD_COMMON_BLOCK_PM # TODO: Check if this is still correct
69 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE # TODO: Check if this is still correct
70 select SOC_AMD_COMMON_BLOCK_PSP_GEN2 # TODO: Check if this is still correct
71 select SOC_AMD_COMMON_BLOCK_SMBUS # TODO: Check if this is still correct
72 select SOC_AMD_COMMON_BLOCK_SMI # TODO: Check if this is still correct
73 select SOC_AMD_COMMON_BLOCK_SMM # TODO: Check if this is still correct
74 select SOC_AMD_COMMON_BLOCK_SMU # TODO: Check if this is still correct
75 select SOC_AMD_COMMON_BLOCK_SPI # TODO: Check if this is still correct
76 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H # TODO: Check if this is still correct
77 select SOC_AMD_COMMON_BLOCK_UART # TODO: Check if this is still correct
78 select SOC_AMD_COMMON_BLOCK_UCODE # TODO: Check if this is still correct
79 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB # TODO: Check if this is still correct
80 select SOC_AMD_COMMON_FSP_DMI_TABLES # TODO: Check if this is still correct
81 select SOC_AMD_COMMON_FSP_PCI # TODO: Check if this is still correct
Martin Roth1a3de8e2022-10-06 15:57:21 -060082 select SSE2
83 select UDK_2017_BINDING
84 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
85 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
86 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
87 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
88 select X86_AMD_FIXED_MTRRS
89 select X86_INIT_NEED_1_SIPI
90
91config ARCH_ALL_STAGES_X86
92 default n
93
94config CHIPSET_DEVICETREE
95 string
96 default "soc/amd/morgana/chipset.cb"
97
98config EARLY_RESERVED_DRAM_BASE
99 hex
100 default 0x2000000
101 help
102 This variable defines the base address of the DRAM which is reserved
103 for usage by coreboot in early stages (i.e. before ramstage is up).
104 This memory gets reserved in BIOS tables to ensure that the OS does
105 not use it, thus preventing corruption of OS memory in case of S3
106 resume.
107
108config EARLYRAM_BSP_STACK_SIZE
109 hex
110 default 0x1000
111
112config PSP_APOB_DRAM_ADDRESS
113 hex
114 default 0x2001000
115 help
116 Location in DRAM where the PSP will copy the AGESA PSP Output
117 Block.
118
119config PSP_APOB_DRAM_SIZE
120 hex
121 default 0x1E000
122
123config PSP_SHAREDMEM_BASE
124 hex
125 default 0x201F000 if VBOOT
126 default 0x0
127 help
128 This variable defines the base address in DRAM memory where PSP copies
129 the vboot workbuf. This is used in the linker script to have a static
130 allocation for the buffer as well as for adding relevant entries in
131 the BIOS directory table for the PSP.
132
133config PSP_SHAREDMEM_SIZE
134 hex
135 default 0x8000 if VBOOT
136 default 0x0
137 help
138 Sets the maximum size for the PSP to pass the vboot workbuf and
139 any logs or timestamps back to coreboot. This will be copied
140 into main memory by the PSP and will be available when the x86 is
141 started. The workbuf's base depends on the address of the reset
142 vector.
143
144config PRE_X86_CBMEM_CONSOLE_SIZE
145 hex
146 default 0x1600
147 help
148 Size of the CBMEM console used in PSP verstage.
149
150config PRERAM_CBMEM_CONSOLE_SIZE
151 hex
152 default 0x1600
153 help
154 Increase this value if preram cbmem console is getting truncated
155
156config CBFS_MCACHE_SIZE
157 hex
158 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
159
160config C_ENV_BOOTBLOCK_SIZE
161 hex
162 default 0x10000
163 help
164 Sets the size of the bootblock stage that should be loaded in DRAM.
165 This variable controls the DRAM allocation size in linker script
166 for bootblock stage.
167
168config ROMSTAGE_ADDR
169 hex
170 default 0x2040000
171 help
172 Sets the address in DRAM where romstage should be loaded.
173
174config ROMSTAGE_SIZE
175 hex
176 default 0x80000
177 help
178 Sets the size of DRAM allocation for romstage in linker script.
179
180config FSP_M_ADDR
181 hex
182 default 0x20C0000
183 help
184 Sets the address in DRAM where FSP-M should be loaded. cbfstool
185 performs relocation of FSP-M to this address.
186
187config FSP_M_SIZE
188 hex
189 default 0xC0000
190 help
191 Sets the size of DRAM allocation for FSP-M in linker script.
192
193config FSP_TEMP_RAM_SIZE
194 hex
195 default 0x40000
196 help
197 The amount of coreboot-allocated heap and stack usage by the FSP.
198
199config VERSTAGE_ADDR
200 hex
201 depends on VBOOT_SEPARATE_VERSTAGE
202 default 0x2180000
203 help
204 Sets the address in DRAM where verstage should be loaded if running
205 as a separate stage on x86.
206
207config VERSTAGE_SIZE
208 hex
209 depends on VBOOT_SEPARATE_VERSTAGE
210 default 0x80000
211 help
212 Sets the size of DRAM allocation for verstage in linker script if
213 running as a separate stage on x86.
214
215config ASYNC_FILE_LOADING
216 bool "Loads files from SPI asynchronously"
217 select COOP_MULTITASKING
218 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
219 select CBFS_PRELOAD
220 help
221 When enabled, the platform will use the LPC SPI DMA controller to
222 asynchronously load contents from the SPI ROM. This will improve
223 boot time because the CPUs can be performing useful work while the
224 SPI contents are being preloaded.
225
226config CBFS_CACHE_SIZE
227 hex
228 default 0x40000 if CBFS_PRELOAD
229
230config RO_REGION_ONLY
231 string
232 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
233 default "apu/amdfw"
234
235config ECAM_MMCONF_BASE_ADDRESS
236 default 0xF8000000
237
238config ECAM_MMCONF_BUS_NUMBER
239 default 64
240
241config MAX_CPUS
242 int
243 default 8 if SOC_AMD_MORGANA
244 default 16
245 help
246 Maximum number of threads the platform can have.
247
248config CONSOLE_UART_BASE_ADDRESS
249 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
250 hex
251 default 0xfedc9000 if UART_FOR_CONSOLE = 0
252 default 0xfedca000 if UART_FOR_CONSOLE = 1
253 default 0xfedce000 if UART_FOR_CONSOLE = 2
254 default 0xfedcf000 if UART_FOR_CONSOLE = 3
255 default 0xfedd1000 if UART_FOR_CONSOLE = 4
256
257config SMM_TSEG_SIZE
258 hex
259 default 0x800000 if HAVE_SMI_HANDLER
260 default 0x0
261
262config SMM_RESERVED_SIZE
263 hex
264 default 0x180000
265
266config SMM_MODULE_STACK_SIZE
267 hex
268 default 0x800
269
270config ACPI_BERT
271 bool "Build ACPI BERT Table"
272 default y
273 depends on HAVE_ACPI_TABLES
274 help
275 Report Machine Check errors identified in POST to the OS in an
276 ACPI Boot Error Record Table.
277
278config ACPI_BERT_SIZE
279 hex
280 default 0x4000 if ACPI_BERT
281 default 0x0
282 help
283 Specify the amount of DRAM reserved for gathering the data used to
284 generate the ACPI table.
285
286config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
287 int
288 default 150
289
290config DISABLE_SPI_FLASH_ROM_SHARING
291 def_bool n
292 help
293 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
294 which indicates a board level ROM transaction request. This
295 removes arbitration with board and assumes the chipset controls
296 the SPI flash bus entirely.
297
298config DISABLE_KEYBOARD_RESET_PIN
299 bool
300 help
301 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
302 signal. When this pin is used as GPIO and the keyboard reset
303 functionality isn't disabled, configuring it as an output and driving
304 it as 0 will cause a reset.
305
306config ACPI_SSDT_PSD_INDEPENDENT
307 bool "Allow core p-state independent transitions"
308 default y
309 help
310 AMD recommends the ACPI _PSD object to be configured to cause
311 cores to transition between p-states independently. A vendor may
312 choose to generate _PSD object to allow cores to transition together.
313
314menu "PSP Configuration Options"
315
316config AMD_FWM_POSITION_INDEX
317 int "Firmware Directory Table location (0 to 5)"
318 range 0 5
319 default 0 if BOARD_ROMSIZE_KB_512
320 default 1 if BOARD_ROMSIZE_KB_1024
321 default 2 if BOARD_ROMSIZE_KB_2048
322 default 3 if BOARD_ROMSIZE_KB_4096
323 default 4 if BOARD_ROMSIZE_KB_8192
324 default 5 if BOARD_ROMSIZE_KB_16384
325 help
326 Typically this is calculated by the ROM size, but there may
327 be situations where you want to put the firmware directory
328 table in a different location.
329 0: 512 KB - 0xFFFA0000
330 1: 1 MB - 0xFFF20000
331 2: 2 MB - 0xFFE20000
332 3: 4 MB - 0xFFC20000
333 4: 8 MB - 0xFF820000
334 5: 16 MB - 0xFF020000
335
336comment "AMD Firmware Directory Table set to location for 512KB ROM"
337 depends on AMD_FWM_POSITION_INDEX = 0
338comment "AMD Firmware Directory Table set to location for 1MB ROM"
339 depends on AMD_FWM_POSITION_INDEX = 1
340comment "AMD Firmware Directory Table set to location for 2MB ROM"
341 depends on AMD_FWM_POSITION_INDEX = 2
342comment "AMD Firmware Directory Table set to location for 4MB ROM"
343 depends on AMD_FWM_POSITION_INDEX = 3
344comment "AMD Firmware Directory Table set to location for 8MB ROM"
345 depends on AMD_FWM_POSITION_INDEX = 4
346comment "AMD Firmware Directory Table set to location for 16MB ROM"
347 depends on AMD_FWM_POSITION_INDEX = 5
348
349config AMDFW_CONFIG_FILE
350 string "AMD PSP Firmware config file"
351 default "src/soc/amd/morgana/fw.cfg"
352 help
353 Specify the path/location of AMD PSP Firmware config file.
354
355config PSP_DISABLE_POSTCODES
356 bool "Disable PSP post codes"
357 help
358 Disables the output of port80 post codes from PSP.
359
360config PSP_POSTCODES_ON_ESPI
361 bool "Use eSPI bus for PSP post codes"
362 default y
363 depends on !PSP_DISABLE_POSTCODES
364 help
365 Select to send PSP port80 post codes on eSPI bus.
366 If not selected, PSP port80 codes will be sent on LPC bus.
367
368config PSP_LOAD_MP2_FW
369 bool
370 default n
371 help
372 Include the MP2 firmwares and configuration into the PSP build.
373
374 If unsure, answer 'n'
375
376config PSP_UNLOCK_SECURE_DEBUG
377 bool "Unlock secure debug"
378 default y
379 help
380 Select this item to enable secure debug options in PSP.
381
382config HAVE_PSP_WHITELIST_FILE
383 bool "Include a debug whitelist file in PSP build"
384 default n
385 help
386 Support secured unlock prior to reset using a whitelisted
387 serial number. This feature requires a signed whitelist image
388 and bootloader from AMD.
389
390 If unsure, answer 'n'
391
392config PSP_WHITELIST_FILE
393 string "Debug whitelist file path"
394 depends on HAVE_PSP_WHITELIST_FILE
395 default "site-local/3rdparty/amd_blobs/morgana/PSP/wtl-mrg.sbin"
396
397config HAVE_SPL_FILE
398 bool "Have a mainboard specific SPL table file"
399 default n
400 help
401 Have a mainboard specific Security Patch Level (SPL) table file. SPL file
402 is required to support PSP FW anti-rollback and needs to be created by AMD.
403 The default SPL file applies to all boards that use the concerned SoC and
404 is dropped under 3rdparty/blobs. The mainboard specific SPL file override
405 can be applied through SPL_TABLE_FILE config.
406
407 If unsure, answer 'n'
408
409config SPL_TABLE_FILE
410 string "SPL table file"
411 depends on HAVE_SPL_FILE
412 default "3rdparty/blobs/mainboard/\$(CONFIG_MAINBOARD_DIR)/TypeId0x55_SplTableBl_MRG.sbin"
413
414config HAVE_SPL_RW_AB_FILE
415 bool "Have a separate mainboard-specific SPL file in RW A/B partitions"
416 default n
417 depends on HAVE_SPL_FILE
418 depends on VBOOT_SLOTS_RW_AB
419 help
420 Have separate mainboard-specific Security Patch Level (SPL) table
421 file for the RW A/B FMAP partitions. See the help text of
422 HAVE_SPL_FILE for a more detailed description.
423
424config SPL_RW_AB_TABLE_FILE
425 string "Separate SPL table file for RW A/B partitions"
426 depends on HAVE_SPL_RW_AB_FILE
427 default "3rdparty/blobs/mainboard/\$(CONFIG_MAINBOARD_DIR)/TypeId0x55_SplTableBl_MRG.sbin"
428
429config PSP_SOFTFUSE_BITS
430 string "PSP Soft Fuse bits to enable"
431 default "34 28 6"
432 help
433 Space separated list of Soft Fuse bits to enable.
434 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
435 Bit 7: Disable PSP postcodes on Renoir and newer chips only
436 (Set by PSP_DISABLE_PORT80)
437 Bit 15: PSP debug output destination:
438 0=SoC MMIO UART, 1=IO port 0x3F8
439 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
440
441 See #55758 (NDA) for additional bit definitions.
442
443config PSP_VERSTAGE_FILE
444 string "Specify the PSP_verstage file path"
445 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
446 default "\$(obj)/psp_verstage.bin"
447 help
448 Add psp_verstage file to the build & PSP Directory Table
449
450config PSP_VERSTAGE_SIGNING_TOKEN
451 string "Specify the PSP_verstage Signature Token file path"
452 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
453 default ""
454 help
455 Add psp_verstage signature token to the build & PSP Directory Table
456
457endmenu
458
459config VBOOT
460 select VBOOT_VBNV_CMOS
461 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
462
463config VBOOT_STARTS_BEFORE_BOOTBLOCK
464 def_bool n
465 depends on VBOOT
466 select ARCH_VERSTAGE_ARMV7
467 help
468 Runs verstage on the PSP. Only available on
469 certain ChromeOS branded parts from AMD.
470
471config VBOOT_HASH_BLOCK_SIZE
472 hex
473 default 0x9000
474 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
475 help
476 Because the bulk of the time in psp_verstage to hash the RO cbfs is
477 spent in the overhead of doing svc calls, increasing the hash block
478 size significantly cuts the verstage hashing time as seen below.
479
480 4k takes 180ms
481 16k takes 44ms
482 32k takes 33.7ms
483 36k takes 32.5ms
484 There's actually still room for an even bigger stack, but we've
485 reached a point of diminishing returns.
486
487config CMOS_RECOVERY_BYTE
488 hex
489 default 0x51
490 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
491 help
492 If the workbuf is not passed from the PSP to coreboot, set the
493 recovery flag and reboot. The PSP will read this byte, mark the
494 recovery request in VBNV, and reset the system into recovery mode.
495
496 This is the byte before the default first byte used by VBNV
497 (0x26 + 0x0E - 1)
498
499if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
500
501config RWA_REGION_ONLY
502 string
503 default "apu/amdfw_a"
504 help
505 Add a space-delimited list of filenames that should only be in the
506 RW-A section.
507
508config RWB_REGION_ONLY
509 string
510 default "apu/amdfw_b"
511 help
512 Add a space-delimited list of filenames that should only be in the
513 RW-B section.
514
515endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
516
517endif # SOC_AMD_REMBRANDT_BASE