blob: e3c397c57d684fd4a4fbc98a123398ad8044f600 [file] [log] [blame]
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2006 Tyan
5 * Copyright (C) 2006 AMD
6 * Written by Yinghai Lu <yinghailu@gmail.com> for Tyan and AMD.
7 *
8 * Copyright (C) 2007 University of Mannheim
9 * Written by Philipp Degler <pdegler@rumms.uni-mannheim.de> for University of Mannheim
10 * Copyright (C) 2009 University of Heidelberg
11 * Written by Mondrian Nuessle <nuessle@uni-heidelberg.de> for University of Heidelberg
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License as published by
15 * the Free Software Foundation; either version 2 of the License, or
16 * (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
26 */
27
Patrick Georgie1667822012-05-05 15:29:32 +020028#if CONFIG_K8_REV_F_SUPPORT
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000029#define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
30#endif
31
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000032#include <stdint.h>
Patrick Georgi12aba822009-04-30 07:07:22 +000033#include <string.h>
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000034#include <device/pci_def.h>
35#include <device/pci_ids.h>
36#include <arch/io.h>
37#include <device/pnp_def.h>
38#include <arch/romcc_io.h>
39#include <cpu/x86/lapic.h>
Edwin Beasanteb50c7d2010-07-06 21:05:04 +000040#include <pc80/mc146818rtc.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000041#include <console/console.h>
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000042#include <cpu/amd/model_fxx_rev.h>
stepan836ae292010-12-08 05:42:47 +000043#include "southbridge/broadcom/bcm5785/early_smbus.c"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000044#include "northbridge/amd/amdk8/raminit.h"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000045#include "lib/delay.c"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000046#include "cpu/x86/lapic/boot_cpu.c"
47#include "northbridge/amd/amdk8/reset_test.c"
stepan8301d832010-12-08 07:07:33 +000048#include "superio/serverengines/pilot/early_serial.c"
49#include "superio/serverengines/pilot/early_init.c"
50#include "superio/nsc/pc87417/early_serial.c"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000051#include "cpu/x86/bist.h"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000052#include "northbridge/amd/amdk8/debug.c"
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000053#include "cpu/x86/mtrr/earlymtrr.c"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000054#include "northbridge/amd/amdk8/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000055#include "southbridge/broadcom/bcm5785/early_setup.c"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000056
57#define SERIAL_DEV PNP_DEV(0x2e, PILOT_SP1)
58#define RTC_DEV PNP_DEV(0x4e, PC87417_RTC)
59
Uwe Hermann7b997052010-11-21 22:47:22 +000060static void memreset(int controllers, const struct mem_controller *ctrl) { }
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000061
62static inline void activate_spd_rom(const struct mem_controller *ctrl)
63{
64#define SMBUS_SWITCH1 0x70
65#define SMBUS_SWITCH2 0x72
66 unsigned device = (ctrl->channel0[0]) >> 8;
67 smbus_send_byte(SMBUS_SWITCH1, device & 0x0f);
68 smbus_send_byte(SMBUS_SWITCH2, (device >> 4) & 0x0f );
69}
70
71static inline int spd_read_byte(unsigned device, unsigned address)
72{
73 return smbus_read_byte(device, address);
74}
75
stepan8301d832010-12-08 07:07:33 +000076#include "northbridge/amd/amdk8/f.h"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000077#include "northbridge/amd/amdk8/incoherent_ht.c"
Stefan Reinauer23836e22010-04-15 12:39:29 +000078#include "northbridge/amd/amdk8/coherent_ht.c"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000079#include "northbridge/amd/amdk8/raminit_f.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +000080#include "lib/generic_sdram.c"
Patrick Georgi9bd9a902010-11-20 10:31:00 +000081#include <spd.h>
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000082#include "cpu/amd/dualcore/dualcore.c"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000083#include "cpu/amd/car/post_cache_as_ram.c"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000084#include "cpu/amd/model_fxx/init_cpus.c"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000085#include "cpu/amd/model_fxx/fidvid.c"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000086#include "northbridge/amd/amdk8/early_ht.c"
87
88#if 0
89#include "ipmi.c"
90
91static void setup_early_ipmi_serial()
92{
93 unsigned char result;
94 char channel_access[]={0x06<<2,0x40,0x04,0x80,0x05};
95 char serialmodem_conf[]={0x0c<<2,0x10,0x04,0x08,0x00,0x0f};
96 char serial_mux1[]={0x0c<<2,0x12,0x04,0x06};
97 char serial_mux2[]={0x0c<<2,0x12,0x04,0x03};
98 char serial_mux3[]={0x0c<<2,0x12,0x04,0x07};
99
100// earlydbg(0x0d);
101 //set channel access system only
102 ipmi_request(5,channel_access);
103// earlydbg(result);
104/*
105 //Set serial/modem config
106 result=ipmi_request(6,serialmodem_conf);
107 earlydbg(result);
108
109 //Set serial mux 1
110 result=ipmi_request(4,serial_mux1);
111 earlydbg(result);
112
113 //Set serial mux 2
114 result=ipmi_request(4,serial_mux2);
115 earlydbg(result);
116
117 //Set serial mux 3
118 result=ipmi_request(4,serial_mux3);
119 earlydbg(result);
120*/
121// earlydbg(0x0e);
122
123}
124#endif
125
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000126void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000127{
128 static const uint16_t spd_addr[] = {
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000129 // first node
Uwe Hermann6dc92f02010-11-21 11:36:03 +0000130 DIMM0, DIMM2, 0, 0,
131 DIMM1, DIMM3, 0, 0,
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000132 // second node
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000133 DIMM4, DIMM6, 0, 0,
134 DIMM5, DIMM7, 0, 0,
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000135 };
136
Patrick Georgibbc880e2012-11-20 18:20:56 +0100137 struct sys_info *sysinfo = &sysinfo_car;
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000138 int needs_reset;
139 unsigned bsp_apicid = 0;
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000140
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000141 if (!cpu_init_detectedx && boot_cpu()) {
142 /* Nothing special needs to be done to find bus 0 */
143 /* Allow the HT devices to be found */
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000144 enumerate_ht_chain();
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000145 bcm5785_enable_lpc();
Uwe Hermann7b997052010-11-21 22:47:22 +0000146 pc87417_enable_dev(RTC_DEV); /* Enable RTC */
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000147 }
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000148
Uwe Hermann7b997052010-11-21 22:47:22 +0000149 if (bist == 0)
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000150 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000151
Stefan Reinauer08670622009-06-30 15:17:49 +0000152 pilot_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000153
Stefan Reinauer42fa7fe2011-04-20 20:54:07 +0000154 console_init();
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000155
156 /* Halt if there was a built in self test failure */
157 report_bist_failure(bist);
158
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000159// setup_early_ipmi_serial();
160 pilot_early_init(SERIAL_DEV); //config port is being taken from SERIAL_DEV
Myles Watson08e0fb82010-03-22 16:33:25 +0000161 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Stefan Reinauerd6532112010-04-16 00:31:44 +0000162 printk(BIOS_DEBUG, "bsp_apicid=%02x\n", bsp_apicid);
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000163
Stefan Reinauer08670622009-06-30 15:17:49 +0000164#if CONFIG_MEM_TRAIN_SEQ == 1
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000165 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
166#endif
167 setup_coherent_ht_domain();
168
169 wait_all_core0_started();
Patrick Georgie1667822012-05-05 15:29:32 +0200170#if CONFIG_LOGICAL_CPUS
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000171 // It is said that we should start core1 after all core0 launched
172 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
173 * So here need to make sure last core0 is started, esp for two way system,
174 * (there may be apic id conflicts in that case)
175 */
176 start_other_cores();
177 wait_all_other_cores_started(bsp_apicid);
178#endif
179
180 /* it will set up chains and store link pair for optimization later */
181 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
182 bcm5785_early_setup();
183
Patrick Georgi76e81522010-11-16 21:25:29 +0000184#if CONFIG_SET_FIDVID
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000185 {
186 msr_t msr;
187 msr=rdmsr(0xc0010042);
Stefan Reinauerd6532112010-04-16 00:31:44 +0000188 printk(BIOS_DEBUG, "begin msr fid, vid %08x %08x\n", msr.hi, msr.lo);
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000189 }
190 enable_fid_change();
191 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
192 init_fidvid_bsp(bsp_apicid);
193 // show final fid and vid
194 {
195 msr_t msr;
196 msr=rdmsr(0xc0010042);
Stefan Reinauerd6532112010-04-16 00:31:44 +0000197 printk(BIOS_DEBUG, "end msr fid, vid %08x %08x\n", msr.hi, msr.lo);
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000198 }
199#endif
200
201 needs_reset = optimize_link_coherent_ht();
202 needs_reset |= optimize_link_incoherent_ht(sysinfo);
203
204 // fidvid change will issue one LDTSTOP and the HT change will be effective too
205 if (needs_reset) {
Stefan Reinauerd6532112010-04-16 00:31:44 +0000206 printk(BIOS_INFO, "ht reset -\n");
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000207 soft_reset();
208 }
209
210 allow_all_aps_stop(bsp_apicid);
211
212 //It's the time to set ctrl in sysinfo now;
213 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
214 enable_smbus();
215
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000216 //do we need apci timer, tsc...., only debug need it for better output
217 /* all ap stopped? */
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000218 // init_timer(); // Need to use TMICT to synconize FID/VID
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000219
220 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
221
222 post_cache_as_ram();
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000223}