blob: d76d2ec2089ffd3f42282402eed837330f064a74 [file] [log] [blame]
Stefan Reinauer08670622009-06-30 15:17:49 +00001uses CONFIG_HAVE_MP_TABLE
Peter Stuge483b7bb2009-04-14 07:40:01 +00002uses CONFIG_CBFS
Stefan Reinauer08670622009-06-30 15:17:49 +00003uses CONFIG_HAVE_PIRQ_TABLE
4uses CONFIG_USE_FALLBACK_IMAGE
5uses CONFIG_HAVE_FALLBACK_BOOT
6uses CONFIG_HAVE_HARD_RESET
7uses CONFIG_IRQ_SLOT_COUNT
8uses CONFIG_HAVE_OPTION_TABLE
Yinghai Lu60149832004-10-20 17:54:01 +00009uses CONFIG_MAX_CPUS
arch import user (historical)ef03afa2005-07-06 17:15:30 +000010uses CONFIG_MAX_PHYSICAL_CPUS
11uses CONFIG_LOGICAL_CPUS
Yinghai Lu60149832004-10-20 17:54:01 +000012uses CONFIG_IOAPIC
13uses CONFIG_SMP
Stefan Reinauer08670622009-06-30 15:17:49 +000014uses CONFIG_FALLBACK_SIZE
15uses CONFIG_ROM_SIZE
16uses CONFIG_ROM_SECTION_SIZE
17uses CONFIG_ROM_IMAGE_SIZE
18uses CONFIG_ROM_SECTION_SIZE
19uses CONFIG_ROM_SECTION_OFFSET
Ed Swierkbe13dc72006-12-15 12:56:28 +000020uses CONFIG_ROM_PAYLOAD
21uses CONFIG_ROM_PAYLOAD_START
Ed Swierk1a7a5b42006-12-15 11:42:16 +000022uses CONFIG_COMPRESSED_PAYLOAD_LZMA
Myles Watson15674b72007-12-09 17:18:29 +000023uses CONFIG_PRECOMPRESSED_PAYLOAD
Stefan Reinauer08670622009-06-30 15:17:49 +000024uses CONFIG_PAYLOAD_SIZE
25uses CONFIG_ROMBASE
26uses CONFIG_XIP_ROM_SIZE
27uses CONFIG_XIP_ROM_BASE
28uses CONFIG_STACK_SIZE
29uses CONFIG_HEAP_SIZE
30uses CONFIG_USE_OPTION_TABLE
31uses CONFIG_LB_CKS_RANGE_START
32uses CONFIG_LB_CKS_RANGE_END
33uses CONFIG_LB_CKS_LOC
34uses CONFIG_MAINBOARD
35uses CONFIG_MAINBOARD_PART_NUMBER
36uses CONFIG_MAINBOARD_VENDOR
37uses CONFIG_MAINBOARD_PCI_SUBSYSTEM_VENDOR_ID
38uses CONFIG_MAINBOARD_PCI_SUBSYSTEM_DEVICE_ID
Stefan Reinauerf8ee1802008-01-18 15:08:58 +000039uses COREBOOT_EXTRA_VERSION
Stefan Reinauer08670622009-06-30 15:17:49 +000040uses CONFIG_RAMBASE
41uses CONFIG_TTYS0_BAUD
42uses CONFIG_TTYS0_BASE
43uses CONFIG_TTYS0_LCS
44uses CONFIG_DEFAULT_CONSOLE_LOGLEVEL
45uses CONFIG_MAXIMUM_CONSOLE_LOGLEVEL
46uses CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
Yinghai Lu60149832004-10-20 17:54:01 +000047uses CONFIG_CONSOLE_SERIAL8250
Stefan Reinauer08670622009-06-30 15:17:49 +000048uses CONFIG_HAVE_INIT_TIMER
Yinghai Lu9434c1b2004-11-02 02:34:28 +000049uses CONFIG_GDB_STUB
arch import user (historical)6ca76362005-07-06 17:17:25 +000050uses CONFIG_GDB_STUB
Stefan Reinauer08670622009-06-30 15:17:49 +000051uses CONFIG_CROSS_COMPILE
Eric Biederman709850a2004-11-05 10:48:04 +000052uses CC
Stefan Reinauer9dd27bc2009-06-30 17:13:58 +000053uses HOSTCC
Stefan Reinauer08670622009-06-30 15:17:49 +000054uses CONFIG_OBJCOPY
arch import user (historical)ef03afa2005-07-06 17:15:30 +000055uses CONFIG_CONSOLE_VGA
56uses CONFIG_PCI_ROM_RUN
Stefan Reinauer08670622009-06-30 15:17:49 +000057uses CONFIG_HW_MEM_HOLE_SIZEK
Yinghai Lu60149832004-10-20 17:54:01 +000058
Stefan Reinauer08670622009-06-30 15:17:49 +000059uses CONFIG_USE_DCACHE_RAM
60uses CONFIG_DCACHE_RAM_BASE
61uses CONFIG_DCACHE_RAM_SIZE
arch import user (historical)6ca76362005-07-06 17:17:25 +000062uses CONFIG_USE_INIT
Carl-Daniel Hailfinger93159bf2008-12-22 09:53:24 +000063uses CONFIG_USE_PRINTK_IN_CAR
arch import user (historical)6ca76362005-07-06 17:17:25 +000064
Stefan Reinauer08670622009-06-30 15:17:49 +000065uses CONFIG_ENABLE_APIC_EXT_ID
66uses CONFIG_APIC_ID_OFFSET
67uses CONFIG_LIFT_BSP_APIC_ID
Stefan Reinauer806e1462005-12-01 10:54:44 +000068
Yinghai Lu60149832004-10-20 17:54:01 +000069###
70### Build options
71###
72
73##
Stefan Reinauer08670622009-06-30 15:17:49 +000074## CONFIG_ROM_SIZE is the size of boot ROM that this board will use.
Yinghai Lu60149832004-10-20 17:54:01 +000075##
Stefan Reinauer08670622009-06-30 15:17:49 +000076default CONFIG_ROM_SIZE=524288
Yinghai Lu60149832004-10-20 17:54:01 +000077
78##
Stefan Reinauer08670622009-06-30 15:17:49 +000079## CONFIG_FALLBACK_SIZE is the amount of the ROM the complete fallback image will use
Yinghai Lu60149832004-10-20 17:54:01 +000080##
Patrick Georgib339e102009-08-11 17:35:02 +000081default CONFIG_FALLBACK_SIZE = CONFIG_ROM_IMAGE_SIZE
Yinghai Lu60149832004-10-20 17:54:01 +000082
83##
84## Build code for the fallback boot
85##
Stefan Reinauer08670622009-06-30 15:17:49 +000086default CONFIG_HAVE_FALLBACK_BOOT=1
Yinghai Lu60149832004-10-20 17:54:01 +000087
88##
Stefan Reinauerf8ee1802008-01-18 15:08:58 +000089## Build code to reset the motherboard from coreboot
Yinghai Lu60149832004-10-20 17:54:01 +000090##
Stefan Reinauer08670622009-06-30 15:17:49 +000091default CONFIG_HAVE_HARD_RESET=1
Yinghai Lu60149832004-10-20 17:54:01 +000092
93##
Yinghai Lu60149832004-10-20 17:54:01 +000094## Build code to export a programmable irq routing table
95##
Stefan Reinauer08670622009-06-30 15:17:49 +000096default CONFIG_HAVE_PIRQ_TABLE=1
97default CONFIG_IRQ_SLOT_COUNT=22
Yinghai Lu60149832004-10-20 17:54:01 +000098
99##
100## Build code to export an x86 MP table
101## Useful for specifying IRQ routing values
102##
Stefan Reinauer08670622009-06-30 15:17:49 +0000103default CONFIG_HAVE_MP_TABLE=1
Yinghai Lu60149832004-10-20 17:54:01 +0000104
105##
106## Build code to export a CMOS option table
107##
Stefan Reinauer08670622009-06-30 15:17:49 +0000108default CONFIG_HAVE_OPTION_TABLE=1
Yinghai Lu60149832004-10-20 17:54:01 +0000109
110##
Stefan Reinauerf8ee1802008-01-18 15:08:58 +0000111## Move the default coreboot cmos range off of AMD RTC registers
Yinghai Lu60149832004-10-20 17:54:01 +0000112##
Stefan Reinauer08670622009-06-30 15:17:49 +0000113default CONFIG_LB_CKS_RANGE_START=49
114default CONFIG_LB_CKS_RANGE_END=122
115default CONFIG_LB_CKS_LOC=123
Yinghai Lu60149832004-10-20 17:54:01 +0000116
117##
118## Build code for SMP support
119## Only worry about 2 micro processors
120##
121default CONFIG_SMP=1
arch import user (historical)ef03afa2005-07-06 17:15:30 +0000122default CONFIG_MAX_CPUS=8
123default CONFIG_MAX_PHYSICAL_CPUS=4
124default CONFIG_LOGICAL_CPUS=1
125
arch import user (historical)ef03afa2005-07-06 17:15:30 +0000126#1G memory hole
Stefan Reinauer08670622009-06-30 15:17:49 +0000127default CONFIG_HW_MEM_HOLE_SIZEK=0x100000
arch import user (historical)ef03afa2005-07-06 17:15:30 +0000128
arch import user (historical)ef03afa2005-07-06 17:15:30 +0000129#VGA Console
Stefan Reinauer806e1462005-12-01 10:54:44 +0000130#default CONFIG_CONSOLE_VGA=1
131#default CONFIG_PCI_ROM_RUN=1
Yinghai Lu60149832004-10-20 17:54:01 +0000132
arch import user (historical)6ca76362005-07-06 17:17:25 +0000133
134##
135## enable CACHE_AS_RAM specifics
136##
Stefan Reinauer08670622009-06-30 15:17:49 +0000137default CONFIG_USE_DCACHE_RAM=1
138default CONFIG_DCACHE_RAM_BASE=0xcf000
139default CONFIG_DCACHE_RAM_SIZE=0x1000
Yinghai Lud4b278c2006-10-04 20:46:15 +0000140default CONFIG_USE_INIT=0
Stefan Reinauer806e1462005-12-01 10:54:44 +0000141
Stefan Reinauer08670622009-06-30 15:17:49 +0000142default CONFIG_ENABLE_APIC_EXT_ID=1
143default CONFIG_APIC_ID_OFFSET=0x10
144default CONFIG_LIFT_BSP_APIC_ID=0
arch import user (historical)6ca76362005-07-06 17:17:25 +0000145
Yinghai Lu60149832004-10-20 17:54:01 +0000146##
147## Build code to setup a generic IOAPIC
148##
149default CONFIG_IOAPIC=1
150
151##
152## Clean up the motherboard id strings
153##
Stefan Reinauer08670622009-06-30 15:17:49 +0000154default CONFIG_MAINBOARD_VENDOR="Tyan"
155default CONFIG_MAINBOARD_PART_NUMBER="s4882"
156default CONFIG_MAINBOARD_PCI_SUBSYSTEM_VENDOR_ID=0x10f1
157default CONFIG_MAINBOARD_PCI_SUBSYSTEM_DEVICE_ID=0x4882
Yinghai Lu60149832004-10-20 17:54:01 +0000158
159###
Stefan Reinauerf8ee1802008-01-18 15:08:58 +0000160### coreboot layout values
Yinghai Lu60149832004-10-20 17:54:01 +0000161###
162
Stefan Reinauer08670622009-06-30 15:17:49 +0000163## CONFIG_ROM_IMAGE_SIZE is the amount of space to allow coreboot to occupy.
164default CONFIG_ROM_IMAGE_SIZE = 65536
Yinghai Lu60149832004-10-20 17:54:01 +0000165
166##
167## Use a small 8K stack
168##
Stefan Reinauer08670622009-06-30 15:17:49 +0000169default CONFIG_STACK_SIZE=0x2000
Yinghai Lu60149832004-10-20 17:54:01 +0000170
171##
172## Use a small 16K heap
173##
Stefan Reinauer08670622009-06-30 15:17:49 +0000174default CONFIG_HEAP_SIZE=0x4000
Yinghai Lu60149832004-10-20 17:54:01 +0000175
176##
177## Only use the option table in a normal image
178##
Stefan Reinauer08670622009-06-30 15:17:49 +0000179default CONFIG_USE_OPTION_TABLE = !CONFIG_USE_FALLBACK_IMAGE
Yinghai Lu60149832004-10-20 17:54:01 +0000180
181##
Stefan Reinauerf8ee1802008-01-18 15:08:58 +0000182## Coreboot C code runs at this location in RAM
Yinghai Lu60149832004-10-20 17:54:01 +0000183##
Stefan Reinauer08670622009-06-30 15:17:49 +0000184default CONFIG_RAMBASE=0x00002000
Yinghai Lu60149832004-10-20 17:54:01 +0000185
186##
187## Load the payload from the ROM
188##
Ed Swierkbe13dc72006-12-15 12:56:28 +0000189default CONFIG_ROM_PAYLOAD = 1
Yinghai Lu60149832004-10-20 17:54:01 +0000190
191###
192### Defaults of options that you may want to override in the target config file
193###
194
195##
196## The default compiler
197##
Stefan Reinauer08670622009-06-30 15:17:49 +0000198default CC="$(CONFIG_CROSS_COMPILE)gcc -m32"
Stefan Reinauer9dd27bc2009-06-30 17:13:58 +0000199default HOSTCC="gcc"
Yinghai Lu60149832004-10-20 17:54:01 +0000200
201##
Yinghai Lu9434c1b2004-11-02 02:34:28 +0000202## Disable the gdb stub by default
203##
204default CONFIG_GDB_STUB=0
205
Carl-Daniel Hailfinger93159bf2008-12-22 09:53:24 +0000206default CONFIG_USE_PRINTK_IN_CAR=1
207
Yinghai Lu9434c1b2004-11-02 02:34:28 +0000208##
Yinghai Lu60149832004-10-20 17:54:01 +0000209## The Serial Console
210##
211
212# To Enable the Serial Console
213default CONFIG_CONSOLE_SERIAL8250=1
214
215## Select the serial console baud rate
Stefan Reinauer08670622009-06-30 15:17:49 +0000216default CONFIG_TTYS0_BAUD=115200
217#default CONFIG_TTYS0_BAUD=57600
218#default CONFIG_TTYS0_BAUD=38400
219#default CONFIG_TTYS0_BAUD=19200
220#default CONFIG_TTYS0_BAUD=9600
221#default CONFIG_TTYS0_BAUD=4800
222#default CONFIG_TTYS0_BAUD=2400
223#default CONFIG_TTYS0_BAUD=1200
Yinghai Lu60149832004-10-20 17:54:01 +0000224
225# Select the serial console base port
Stefan Reinauer08670622009-06-30 15:17:49 +0000226default CONFIG_TTYS0_BASE=0x3f8
Yinghai Lu60149832004-10-20 17:54:01 +0000227
228# Select the serial protocol
229# This defaults to 8 data bits, 1 stop bit, and no parity
Stefan Reinauer08670622009-06-30 15:17:49 +0000230default CONFIG_TTYS0_LCS=0x3
Yinghai Lu60149832004-10-20 17:54:01 +0000231
232##
Stefan Reinauerf8ee1802008-01-18 15:08:58 +0000233### Select the coreboot loglevel
Yinghai Lu60149832004-10-20 17:54:01 +0000234##
235## EMERG 1 system is unusable
236## ALERT 2 action must be taken immediately
237## CRIT 3 critical conditions
238## ERR 4 error conditions
239## WARNING 5 warning conditions
240## NOTICE 6 normal but significant condition
241## INFO 7 informational
Stefan Reinauer08670622009-06-30 15:17:49 +0000242## CONFIG_DEBUG 8 debug-level messages
Yinghai Lu60149832004-10-20 17:54:01 +0000243## SPEW 9 Way too many details
244
245## Request this level of debugging output
Stefan Reinauer08670622009-06-30 15:17:49 +0000246default CONFIG_DEFAULT_CONSOLE_LOGLEVEL=8
Yinghai Lu60149832004-10-20 17:54:01 +0000247## At a maximum only compile in this level of debugging
Stefan Reinauer08670622009-06-30 15:17:49 +0000248default CONFIG_MAXIMUM_CONSOLE_LOGLEVEL=8
Yinghai Lu60149832004-10-20 17:54:01 +0000249
250##
251## Select power on after power fail setting
Stefan Reinauer08670622009-06-30 15:17:49 +0000252default CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL="MAINBOARD_POWER_ON"
Yinghai Lu60149832004-10-20 17:54:01 +0000253
254### End Options.lb
Ronald G. Minnichd469cda2009-03-31 16:32:01 +0000255#
Peter Stuge483b7bb2009-04-14 07:40:01 +0000256# CBFS
Ronald G. Minnichd469cda2009-03-31 16:32:01 +0000257#
258#
Patrick Georgib339e102009-08-11 17:35:02 +0000259default CONFIG_CBFS=1
Yinghai Lu60149832004-10-20 17:54:01 +0000260end