blob: bd4433f7d38c75f19168299023fea7b145196a0a [file] [log] [blame]
Stefan Reinauer08670622009-06-30 15:17:49 +00001uses CONFIG_HAVE_MP_TABLE
Peter Stuge483b7bb2009-04-14 07:40:01 +00002uses CONFIG_CBFS
Stefan Reinauer08670622009-06-30 15:17:49 +00003uses CONFIG_HAVE_PIRQ_TABLE
4uses CONFIG_USE_FALLBACK_IMAGE
5uses CONFIG_HAVE_FALLBACK_BOOT
6uses CONFIG_HAVE_HARD_RESET
7uses CONFIG_IRQ_SLOT_COUNT
8uses CONFIG_HAVE_OPTION_TABLE
Yinghai Lu60149832004-10-20 17:54:01 +00009uses CONFIG_MAX_CPUS
arch import user (historical)ef03afa2005-07-06 17:15:30 +000010uses CONFIG_MAX_PHYSICAL_CPUS
11uses CONFIG_LOGICAL_CPUS
Yinghai Lu60149832004-10-20 17:54:01 +000012uses CONFIG_IOAPIC
13uses CONFIG_SMP
Stefan Reinauer08670622009-06-30 15:17:49 +000014uses CONFIG_FALLBACK_SIZE
15uses CONFIG_ROM_SIZE
16uses CONFIG_ROM_SECTION_SIZE
17uses CONFIG_ROM_IMAGE_SIZE
18uses CONFIG_ROM_SECTION_SIZE
19uses CONFIG_ROM_SECTION_OFFSET
Ed Swierkbe13dc72006-12-15 12:56:28 +000020uses CONFIG_ROM_PAYLOAD
21uses CONFIG_ROM_PAYLOAD_START
Ed Swierk1a7a5b42006-12-15 11:42:16 +000022uses CONFIG_COMPRESSED_PAYLOAD_LZMA
Myles Watson15674b72007-12-09 17:18:29 +000023uses CONFIG_PRECOMPRESSED_PAYLOAD
Stefan Reinauer08670622009-06-30 15:17:49 +000024uses CONFIG_PAYLOAD_SIZE
25uses CONFIG_ROMBASE
26uses CONFIG_XIP_ROM_SIZE
27uses CONFIG_XIP_ROM_BASE
28uses CONFIG_STACK_SIZE
29uses CONFIG_HEAP_SIZE
30uses CONFIG_USE_OPTION_TABLE
31uses CONFIG_LB_CKS_RANGE_START
32uses CONFIG_LB_CKS_RANGE_END
33uses CONFIG_LB_CKS_LOC
34uses CONFIG_MAINBOARD_PART_NUMBER
35uses CONFIG_MAINBOARD_VENDOR
36uses CONFIG_MAINBOARD
37uses CONFIG_MAINBOARD_PCI_SUBSYSTEM_VENDOR_ID
38uses CONFIG_MAINBOARD_PCI_SUBSYSTEM_DEVICE_ID
Stefan Reinauerf8ee1802008-01-18 15:08:58 +000039uses COREBOOT_EXTRA_VERSION
Stefan Reinauer08670622009-06-30 15:17:49 +000040uses CONFIG_RAMBASE
41uses CONFIG_TTYS0_BAUD
42uses CONFIG_TTYS0_BASE
43uses CONFIG_TTYS0_LCS
44uses CONFIG_DEFAULT_CONSOLE_LOGLEVEL
45uses CONFIG_MAXIMUM_CONSOLE_LOGLEVEL
46uses CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
Yinghai Lu60149832004-10-20 17:54:01 +000047uses CONFIG_CONSOLE_SERIAL8250
Stefan Reinauer08670622009-06-30 15:17:49 +000048uses CONFIG_HAVE_INIT_TIMER
Yinghai Lu9434c1b2004-11-02 02:34:28 +000049uses CONFIG_GDB_STUB
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000050uses CONFIG_GDB_STUB
Stefan Reinauer08670622009-06-30 15:17:49 +000051uses CONFIG_CROSS_COMPILE
Eric Biederman709850a2004-11-05 10:48:04 +000052uses CC
Stefan Reinauer9dd27bc2009-06-30 17:13:58 +000053uses HOSTCC
Stefan Reinauer08670622009-06-30 15:17:49 +000054uses CONFIG_OBJCOPY
Yinghai Lu9e4faef2005-01-14 22:04:49 +000055uses CONFIG_CONSOLE_VGA
56uses CONFIG_PCI_ROM_RUN
Stefan Reinauer08670622009-06-30 15:17:49 +000057uses CONFIG_HW_MEM_HOLE_SIZEK
Yinghai Lu60149832004-10-20 17:54:01 +000058
Stefan Reinauer08670622009-06-30 15:17:49 +000059uses CONFIG_USE_DCACHE_RAM
60uses CONFIG_DCACHE_RAM_BASE
61uses CONFIG_DCACHE_RAM_SIZE
arch import user (historical)6ca76362005-07-06 17:17:25 +000062uses CONFIG_USE_INIT
Carl-Daniel Hailfinger93159bf2008-12-22 09:53:24 +000063uses CONFIG_USE_PRINTK_IN_CAR
arch import user (historical)6ca76362005-07-06 17:17:25 +000064
Yinghai Lu60149832004-10-20 17:54:01 +000065###
66### Build options
67###
68
69##
Stefan Reinauer08670622009-06-30 15:17:49 +000070## CONFIG_ROM_SIZE is the size of boot ROM that this board will use.
Yinghai Lu60149832004-10-20 17:54:01 +000071##
Stefan Reinauer08670622009-06-30 15:17:49 +000072default CONFIG_ROM_SIZE=524288
Yinghai Lu60149832004-10-20 17:54:01 +000073
74##
Stefan Reinauer08670622009-06-30 15:17:49 +000075## CONFIG_FALLBACK_SIZE is the amount of the ROM the complete fallback image will use
Yinghai Lu60149832004-10-20 17:54:01 +000076##
Patrick Georgib339e102009-08-11 17:35:02 +000077default CONFIG_FALLBACK_SIZE = CONFIG_ROM_IMAGE_SIZE
Yinghai Lu60149832004-10-20 17:54:01 +000078
79##
80## Build code for the fallback boot
81##
Stefan Reinauer08670622009-06-30 15:17:49 +000082default CONFIG_HAVE_FALLBACK_BOOT=1
Yinghai Lu60149832004-10-20 17:54:01 +000083
84##
Stefan Reinauerf8ee1802008-01-18 15:08:58 +000085## Build code to reset the motherboard from coreboot
Yinghai Lu60149832004-10-20 17:54:01 +000086##
Stefan Reinauer08670622009-06-30 15:17:49 +000087default CONFIG_HAVE_HARD_RESET=1
Yinghai Lu60149832004-10-20 17:54:01 +000088
89##
Yinghai Lu60149832004-10-20 17:54:01 +000090## Build code to export a programmable irq routing table
91##
Stefan Reinauer08670622009-06-30 15:17:49 +000092default CONFIG_HAVE_PIRQ_TABLE=1
93default CONFIG_IRQ_SLOT_COUNT=12
Yinghai Lu60149832004-10-20 17:54:01 +000094
95##
96## Build code to export an x86 MP table
97## Useful for specifying IRQ routing values
98##
Stefan Reinauer08670622009-06-30 15:17:49 +000099default CONFIG_HAVE_MP_TABLE=1
Yinghai Lu60149832004-10-20 17:54:01 +0000100
101##
102## Build code to export a CMOS option table
103##
Stefan Reinauer08670622009-06-30 15:17:49 +0000104default CONFIG_HAVE_OPTION_TABLE=1
Yinghai Lu60149832004-10-20 17:54:01 +0000105
106##
Stefan Reinauerf8ee1802008-01-18 15:08:58 +0000107## Move the default coreboot cmos range off of AMD RTC registers
Yinghai Lu60149832004-10-20 17:54:01 +0000108##
Stefan Reinauer08670622009-06-30 15:17:49 +0000109default CONFIG_LB_CKS_RANGE_START=49
110default CONFIG_LB_CKS_RANGE_END=122
111default CONFIG_LB_CKS_LOC=123
Yinghai Lu60149832004-10-20 17:54:01 +0000112
113##
114## Build code for SMP support
115## Only worry about 2 micro processors
116##
117default CONFIG_SMP=1
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000118default CONFIG_MAX_CPUS=2
arch import user (historical)ef03afa2005-07-06 17:15:30 +0000119default CONFIG_MAX_PHYSICAL_CPUS=1
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000120default CONFIG_LOGICAL_CPUS=1
121
arch import user (historical)ef03afa2005-07-06 17:15:30 +0000122#1G memory hole
Stefan Reinauer08670622009-06-30 15:17:49 +0000123default CONFIG_HW_MEM_HOLE_SIZEK=0x100000
Yinghai Lu60149832004-10-20 17:54:01 +0000124
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000125#VGA Console
Yinghai Lu9e4faef2005-01-14 22:04:49 +0000126default CONFIG_CONSOLE_VGA=1
127default CONFIG_PCI_ROM_RUN=1
Yinghai Lu97099082004-12-16 02:44:25 +0000128
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000129
130##
131## enable CACHE_AS_RAM specifics
132##
Stefan Reinauer08670622009-06-30 15:17:49 +0000133default CONFIG_USE_DCACHE_RAM=1
134default CONFIG_DCACHE_RAM_BASE=0xcf000
135default CONFIG_DCACHE_RAM_SIZE=0x1000
Yinghai Lud4b278c2006-10-04 20:46:15 +0000136default CONFIG_USE_INIT=0
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000137
Yinghai Lu60149832004-10-20 17:54:01 +0000138##
139## Build code to setup a generic IOAPIC
140##
141default CONFIG_IOAPIC=1
142
143##
144## Clean up the motherboard id strings
145##
Stefan Reinauer08670622009-06-30 15:17:49 +0000146default CONFIG_MAINBOARD_PART_NUMBER="S2850"
147default CONFIG_MAINBOARD_VENDOR="Tyan"
148default CONFIG_MAINBOARD_PCI_SUBSYSTEM_VENDOR_ID=0x10f1
149default CONFIG_MAINBOARD_PCI_SUBSYSTEM_DEVICE_ID=0x2850
Yinghai Lu60149832004-10-20 17:54:01 +0000150
151###
Stefan Reinauerf8ee1802008-01-18 15:08:58 +0000152### coreboot layout values
Yinghai Lu60149832004-10-20 17:54:01 +0000153###
154
Stefan Reinauer08670622009-06-30 15:17:49 +0000155## CONFIG_ROM_IMAGE_SIZE is the amount of space to allow coreboot to occupy.
156default CONFIG_ROM_IMAGE_SIZE = 65536
Yinghai Lu60149832004-10-20 17:54:01 +0000157
158##
159## Use a small 8K stack
160##
Stefan Reinauer08670622009-06-30 15:17:49 +0000161default CONFIG_STACK_SIZE=0x2000
Yinghai Lu60149832004-10-20 17:54:01 +0000162
163##
164## Use a small 16K heap
165##
Stefan Reinauer08670622009-06-30 15:17:49 +0000166default CONFIG_HEAP_SIZE=0x4000
Yinghai Lu60149832004-10-20 17:54:01 +0000167
168##
169## Only use the option table in a normal image
170##
Stefan Reinauer08670622009-06-30 15:17:49 +0000171default CONFIG_USE_OPTION_TABLE = !CONFIG_USE_FALLBACK_IMAGE
Yinghai Lu60149832004-10-20 17:54:01 +0000172
173##
Stefan Reinauerf8ee1802008-01-18 15:08:58 +0000174## Coreboot C code runs at this location in RAM
Yinghai Lu60149832004-10-20 17:54:01 +0000175##
Stefan Reinauer08670622009-06-30 15:17:49 +0000176default CONFIG_RAMBASE=0x00004000
Yinghai Lu60149832004-10-20 17:54:01 +0000177
178##
179## Load the payload from the ROM
180##
Ed Swierkbe13dc72006-12-15 12:56:28 +0000181default CONFIG_ROM_PAYLOAD = 1
Yinghai Lu60149832004-10-20 17:54:01 +0000182
183###
184### Defaults of options that you may want to override in the target config file
185###
186
187##
188## The default compiler
189##
Stefan Reinauer08670622009-06-30 15:17:49 +0000190default CC="$(CONFIG_CROSS_COMPILE)gcc -m32"
Stefan Reinauer9dd27bc2009-06-30 17:13:58 +0000191default HOSTCC="gcc"
Yinghai Lu60149832004-10-20 17:54:01 +0000192
193##
Yinghai Lu9434c1b2004-11-02 02:34:28 +0000194## Disable the gdb stub by default
195##
196default CONFIG_GDB_STUB=0
197
Carl-Daniel Hailfinger93159bf2008-12-22 09:53:24 +0000198default CONFIG_USE_PRINTK_IN_CAR=1
199
Yinghai Lu9434c1b2004-11-02 02:34:28 +0000200##
Yinghai Lu60149832004-10-20 17:54:01 +0000201## The Serial Console
202##
203
204# To Enable the Serial Console
205default CONFIG_CONSOLE_SERIAL8250=1
206
207## Select the serial console baud rate
Stefan Reinauer08670622009-06-30 15:17:49 +0000208default CONFIG_TTYS0_BAUD=115200
209#default CONFIG_TTYS0_BAUD=57600
210#default CONFIG_TTYS0_BAUD=38400
211#default CONFIG_TTYS0_BAUD=19200
212#default CONFIG_TTYS0_BAUD=9600
213#default CONFIG_TTYS0_BAUD=4800
214#default CONFIG_TTYS0_BAUD=2400
215#default CONFIG_TTYS0_BAUD=1200
Yinghai Lu60149832004-10-20 17:54:01 +0000216
217# Select the serial console base port
Stefan Reinauer08670622009-06-30 15:17:49 +0000218default CONFIG_TTYS0_BASE=0x3f8
Yinghai Lu60149832004-10-20 17:54:01 +0000219
220# Select the serial protocol
221# This defaults to 8 data bits, 1 stop bit, and no parity
Stefan Reinauer08670622009-06-30 15:17:49 +0000222default CONFIG_TTYS0_LCS=0x3
Yinghai Lu60149832004-10-20 17:54:01 +0000223
224##
Stefan Reinauerf8ee1802008-01-18 15:08:58 +0000225### Select the coreboot loglevel
Yinghai Lu60149832004-10-20 17:54:01 +0000226##
227## EMERG 1 system is unusable
228## ALERT 2 action must be taken immediately
229## CRIT 3 critical conditions
230## ERR 4 error conditions
231## WARNING 5 warning conditions
232## NOTICE 6 normal but significant condition
233## INFO 7 informational
Stefan Reinauer08670622009-06-30 15:17:49 +0000234## CONFIG_DEBUG 8 debug-level messages
Yinghai Lu60149832004-10-20 17:54:01 +0000235## SPEW 9 Way too many details
236
237## Request this level of debugging output
Stefan Reinauer08670622009-06-30 15:17:49 +0000238default CONFIG_DEFAULT_CONSOLE_LOGLEVEL=8
Yinghai Lu60149832004-10-20 17:54:01 +0000239## At a maximum only compile in this level of debugging
Stefan Reinauer08670622009-06-30 15:17:49 +0000240default CONFIG_MAXIMUM_CONSOLE_LOGLEVEL=8
Yinghai Lu60149832004-10-20 17:54:01 +0000241
242##
243## Select power on after power fail setting
Stefan Reinauer08670622009-06-30 15:17:49 +0000244default CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL="MAINBOARD_POWER_ON"
Yinghai Lu60149832004-10-20 17:54:01 +0000245
246### End Options.lb
Ronald G. Minnichd469cda2009-03-31 16:32:01 +0000247#
Peter Stuge483b7bb2009-04-14 07:40:01 +0000248# CBFS
Ronald G. Minnichd469cda2009-03-31 16:32:01 +0000249#
250#
Patrick Georgib339e102009-08-11 17:35:02 +0000251default CONFIG_CBFS=1
Yinghai Lu60149832004-10-20 17:54:01 +0000252end