blob: 2966b78b5ed7f0d9fa8561b7372caf9a27f1746a [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Patrick Georgie72a8a32012-11-06 11:05:09 +01002
3#include <console/console.h>
4#include <device/device.h>
5#include <device/pci.h>
6#include <device/pci_ids.h>
Kyösti Mälkkicbf95712020-01-05 08:05:45 +02007#include <option.h>
Patrick Georgie72a8a32012-11-06 11:05:09 +01008#include <pc80/mc146818rtc.h>
9#include <pc80/isa-dma.h>
10#include <pc80/i8259.h>
11#include <arch/io.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020012#include <device/pci_ops.h>
Patrick Georgie72a8a32012-11-06 11:05:09 +010013#include <arch/ioapic.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -070014#include <acpi/acpi.h>
Patrick Georgie72a8a32012-11-06 11:05:09 +010015#include <cpu/x86/smm.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -070016#include <acpi/acpigen.h>
Vladimir Serbinenko33769a52014-08-30 22:39:20 +020017#include <cbmem.h>
18#include <string.h>
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030019#include "chip.h"
Patrick Georgie72a8a32012-11-06 11:05:09 +010020#include "i82801ix.h"
Vladimir Serbinenko33769a52014-08-30 22:39:20 +020021#include "nvs.h"
Vladimir Serbinenko36fa5b82014-10-28 23:43:20 +010022#include <southbridge/intel/common/pciehp.h>
Arthur Heymanse798e6a2017-12-23 23:09:54 +010023#include <southbridge/intel/common/acpi_pirq_gen.h>
Patrick Georgie72a8a32012-11-06 11:05:09 +010024
25#define NMI_OFF 0
26
Patrick Georgie72a8a32012-11-06 11:05:09 +010027typedef struct southbridge_intel_i82801ix_config config_t;
28
29static void i82801ix_enable_apic(struct device *dev)
30{
Patrick Georgie72a8a32012-11-06 11:05:09 +010031 u32 reg32;
32 volatile u32 *ioapic_index = (volatile u32 *)(IO_APIC_ADDR);
33 volatile u32 *ioapic_data = (volatile u32 *)(IO_APIC_ADDR + 0x10);
34
35 /* Enable IOAPIC. Keep APIC Range Select at zero. */
36 RCBA8(0x31ff) = 0x03;
37 /* We have to read 0x31ff back if bit0 changed. */
Paul Menzeld0299e42013-10-21 09:28:19 +020038 RCBA8(0x31ff);
Patrick Georgie72a8a32012-11-06 11:05:09 +010039
40 /* Lock maximum redirection entries (MRE), R/WO register. */
41 *ioapic_index = 0x01;
42 reg32 = *ioapic_data;
43 *ioapic_index = 0x01;
44 *ioapic_data = reg32;
45
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080046 setup_ioapic(VIO_APIC_VADDR, 2); /* ICH7 code uses id 2. */
Patrick Georgie72a8a32012-11-06 11:05:09 +010047}
48
49static void i82801ix_enable_serial_irqs(struct device *dev)
50{
51 /* Set packet length and toggle silent mode bit for one frame. */
52 pci_write_config8(dev, D31F0_SERIRQ_CNTL,
53 (1 << 7) | (1 << 6) | ((21 - 17) << 2) | (0 << 0));
54}
55
56/* PIRQ[n]_ROUT[3:0] - PIRQ Routing Control
57 * 0x00 - 0000 = Reserved
58 * 0x01 - 0001 = Reserved
59 * 0x02 - 0010 = Reserved
60 * 0x03 - 0011 = IRQ3
61 * 0x04 - 0100 = IRQ4
62 * 0x05 - 0101 = IRQ5
63 * 0x06 - 0110 = IRQ6
64 * 0x07 - 0111 = IRQ7
65 * 0x08 - 1000 = Reserved
66 * 0x09 - 1001 = IRQ9
67 * 0x0A - 1010 = IRQ10
68 * 0x0B - 1011 = IRQ11
69 * 0x0C - 1100 = IRQ12
70 * 0x0D - 1101 = Reserved
71 * 0x0E - 1110 = IRQ14
72 * 0x0F - 1111 = IRQ15
73 * PIRQ[n]_ROUT[7] - PIRQ Routing Control
74 * 0x80 - The PIRQ is not routed.
75 */
76
Elyes HAOUAS8aa50732018-05-13 13:34:58 +020077static void i82801ix_pirq_init(struct device *dev)
Patrick Georgie72a8a32012-11-06 11:05:09 +010078{
Elyes HAOUAS8aa50732018-05-13 13:34:58 +020079 struct device *irq_dev;
Patrick Georgie72a8a32012-11-06 11:05:09 +010080 /* Get the chip configuration */
81 config_t *config = dev->chip_info;
82
83 pci_write_config8(dev, D31F0_PIRQA_ROUT, config->pirqa_routing);
84 pci_write_config8(dev, D31F0_PIRQB_ROUT, config->pirqb_routing);
85 pci_write_config8(dev, D31F0_PIRQC_ROUT, config->pirqc_routing);
86 pci_write_config8(dev, D31F0_PIRQD_ROUT, config->pirqd_routing);
87
88 pci_write_config8(dev, D31F0_PIRQE_ROUT, config->pirqe_routing);
89 pci_write_config8(dev, D31F0_PIRQF_ROUT, config->pirqf_routing);
90 pci_write_config8(dev, D31F0_PIRQG_ROUT, config->pirqg_routing);
91 pci_write_config8(dev, D31F0_PIRQH_ROUT, config->pirqh_routing);
92
93 /* Eric Biederman once said we should let the OS do this.
94 * I am not so sure anymore he was right.
95 */
96
Elyes HAOUASba28e8d2016-08-31 19:22:16 +020097 for (irq_dev = all_devices; irq_dev; irq_dev = irq_dev->next) {
Patrick Georgie72a8a32012-11-06 11:05:09 +010098 u8 int_pin=0, int_line=0;
99
100 if (!irq_dev->enabled || irq_dev->path.type != DEVICE_PATH_PCI)
101 continue;
102
103 int_pin = pci_read_config8(irq_dev, PCI_INTERRUPT_PIN);
104
105 switch (int_pin) {
106 case 1: /* INTA# */ int_line = config->pirqa_routing; break;
107 case 2: /* INTB# */ int_line = config->pirqb_routing; break;
108 case 3: /* INTC# */ int_line = config->pirqc_routing; break;
109 case 4: /* INTD# */ int_line = config->pirqd_routing; break;
110 }
111
112 if (!int_line)
113 continue;
114
115 pci_write_config8(irq_dev, PCI_INTERRUPT_LINE, int_line);
116 }
117}
118
Elyes HAOUAS8aa50732018-05-13 13:34:58 +0200119static void i82801ix_gpi_routing(struct device *dev)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100120{
121 /* Get the chip configuration */
122 config_t *config = dev->chip_info;
123 u32 reg32 = 0;
124
125 /* An array would be much nicer here, or some
126 * other method of doing this.
127 */
128 reg32 |= (config->gpi0_routing & 0x03) << 0;
129 reg32 |= (config->gpi1_routing & 0x03) << 2;
130 reg32 |= (config->gpi2_routing & 0x03) << 4;
131 reg32 |= (config->gpi3_routing & 0x03) << 6;
132 reg32 |= (config->gpi4_routing & 0x03) << 8;
133 reg32 |= (config->gpi5_routing & 0x03) << 10;
134 reg32 |= (config->gpi6_routing & 0x03) << 12;
135 reg32 |= (config->gpi7_routing & 0x03) << 14;
136 reg32 |= (config->gpi8_routing & 0x03) << 16;
137 reg32 |= (config->gpi9_routing & 0x03) << 18;
138 reg32 |= (config->gpi10_routing & 0x03) << 20;
139 reg32 |= (config->gpi11_routing & 0x03) << 22;
140 reg32 |= (config->gpi12_routing & 0x03) << 24;
141 reg32 |= (config->gpi13_routing & 0x03) << 26;
142 reg32 |= (config->gpi14_routing & 0x03) << 28;
143 reg32 |= (config->gpi15_routing & 0x03) << 30;
144
145 pci_write_config32(dev, D31F0_GPIO_ROUT, reg32);
146}
147
Elyes HAOUAS8aa50732018-05-13 13:34:58 +0200148static void i82801ix_power_options(struct device *dev)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100149{
150 u8 reg8;
151 u16 reg16, pmbase;
152 u32 reg32;
153 const char *state;
154 /* Get the chip configuration */
155 config_t *config = dev->chip_info;
156
Nico Huber9faae2b2018-11-14 00:00:35 +0100157 int pwr_on = CONFIG_MAINBOARD_POWER_FAILURE_STATE;
Patrick Georgie72a8a32012-11-06 11:05:09 +0100158 int nmi_option;
159
160 /* BIOS must program... */
161 reg32 = pci_read_config32(dev, 0xac);
162 pci_write_config32(dev, 0xac, reg32 | (1 << 30) | (3 << 8));
163
164 /* Which state do we want to goto after g3 (power restored)?
165 * 0 == S0 Full On
166 * 1 == S5 Soft Off
167 *
168 * If the option is not existent (Laptops), use MAINBOARD_POWER_ON.
169 */
Varad Gautam06ef0462015-03-11 09:54:41 +0530170 pwr_on = MAINBOARD_POWER_ON;
171 get_option(&pwr_on, "power_on_after_fail");
Patrick Georgie72a8a32012-11-06 11:05:09 +0100172
173 reg8 = pci_read_config8(dev, D31F0_GEN_PMCON_3);
174 reg8 &= 0xfe;
175 switch (pwr_on) {
176 case MAINBOARD_POWER_OFF:
177 reg8 |= 1;
178 state = "off";
179 break;
180 case MAINBOARD_POWER_ON:
181 reg8 &= ~1;
182 state = "on";
183 break;
184 case MAINBOARD_POWER_KEEP:
185 reg8 &= ~1;
186 state = "state keep";
187 break;
188 default:
189 state = "undefined";
190 }
191
192 reg8 |= (3 << 4); /* avoid #S4 assertions */
193 reg8 &= ~(1 << 3); /* minimum asssertion is 1 to 2 RTCCLK */
194
195 pci_write_config8(dev, D31F0_GEN_PMCON_3, reg8);
196 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
197
198 /* Set up NMI on errors. */
199 reg8 = inb(0x61);
200 reg8 &= 0x0f; /* Higher Nibble must be 0 */
201 reg8 &= ~(1 << 3); /* IOCHK# NMI Enable */
202 // reg8 &= ~(1 << 2); /* PCI SERR# Enable */
203 reg8 |= (1 << 2); /* PCI SERR# Disable for now */
204 outb(reg8, 0x61);
205
206 reg8 = inb(0x74); /* Read from 0x74 as 0x70 is write only. */
207 nmi_option = NMI_OFF;
208 get_option(&nmi_option, "nmi");
209 if (nmi_option) {
210 printk(BIOS_INFO, "NMI sources enabled.\n");
211 reg8 &= ~(1 << 7); /* Set NMI. */
212 } else {
213 printk(BIOS_INFO, "NMI sources disabled.\n");
Elyes HAOUAS9c5d4632018-04-26 22:21:21 +0200214 reg8 |= (1 << 7); /* Can't mask NMI from PCI-E and NMI_NOW */
Patrick Georgie72a8a32012-11-06 11:05:09 +0100215 }
216 outb(reg8, 0x70);
217
218 /* Enable CPU_SLP# and Intel Speedstep, set SMI# rate down */
219 reg16 = pci_read_config16(dev, D31F0_GEN_PMCON_1);
220 reg16 &= ~(3 << 0); // SMI# rate 1 minute
221 reg16 |= (1 << 2); // CLKRUN_EN - Mobile/Ultra only
222 reg16 |= (1 << 3); // Speedstep Enable - Mobile/Ultra only
223 reg16 |= (1 << 5); // CPUSLP_EN Desktop only
224
225 if (config->c4onc3_enable)
226 reg16 |= (1 << 7);
227
228 // another laptop wants this?
229 // reg16 &= ~(1 << 10); // BIOS_PCI_EXP_EN - Desktop/Mobile only
230 reg16 |= (1 << 10); // BIOS_PCI_EXP_EN - Desktop/Mobile only
Kyösti Mälkki94464472020-06-13 13:45:42 +0300231 if (CONFIG(DEBUG_PERIODIC_SMI))
232 reg16 |= (3 << 0); // Periodic SMI every 8s
Patrick Georgie72a8a32012-11-06 11:05:09 +0100233 if (config->c5_enable)
234 reg16 |= (1 << 11); /* Enable C5, C6 and PMSYNC# */
235 pci_write_config16(dev, D31F0_GEN_PMCON_1, reg16);
236
237 /* Set exit timings for C5/C6. */
238 if (config->c5_enable) {
239 reg8 = pci_read_config8(dev, D31F0_C5_EXIT_TIMING);
240 reg8 &= ~((7 << 3) | (7 << 0));
241 if (config->c6_enable)
242 reg8 |= (5 << 3) | (3 << 0); /* 38-44us PMSYNC# to STPCLK#,
243 95-102us DPRSTP# to STP_CPU# */
244 else
245 reg8 |= (0 << 3) | (1 << 0); /* 16-17us PMSYNC# to STPCLK#,
246 34-40us DPRSTP# to STP_CPU# */
247 pci_write_config8(dev, D31F0_C5_EXIT_TIMING, reg8);
248 }
249
250 // Set the board's GPI routing.
251 i82801ix_gpi_routing(dev);
252
253 pmbase = pci_read_config16(dev, 0x40) & 0xfffe;
254
255 outl(config->gpe0_en, pmbase + 0x28);
256 outw(config->alt_gp_smi_en, pmbase + 0x38);
257
258 /* Set up power management block and determine sleep mode */
259 reg16 = inw(pmbase + 0x00); /* PM1_STS */
260 outw(reg16, pmbase + 0x00); /* Clear status bits. At least bit11 (power
261 button override) must be cleared or SCI
262 will be constantly fired and OSPM must
263 not know about it (ACPI spec says to
264 ignore the bit). */
Patrick Georgie72a8a32012-11-06 11:05:09 +0100265
266 /* Set duty cycle for hardware throttling (defaults to 0x0: 50%). */
267 reg32 = inl(pmbase + 0x10);
268 reg32 &= ~(7 << 5);
269 reg32 |= (config->throttle_duty & 7) << 5;
270 outl(reg32, pmbase + 0x10);
271}
272
Elyes HAOUAS8aa50732018-05-13 13:34:58 +0200273static void i82801ix_configure_cstates(struct device *dev)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100274{
Angel Pons67406472020-06-08 11:13:42 +0200275 // Enable Popup & Popdown
276 pci_or_config8(dev, D31F0_CxSTATE_CNF, (1 << 4) | (1 << 3) | (1 << 2));
Patrick Georgie72a8a32012-11-06 11:05:09 +0100277
278 // Set Deeper Sleep configuration to recommended values
Angel Pons67406472020-06-08 11:13:42 +0200279 // Deeper Sleep to Stop CPU: 34-40us
280 // Deeper Sleep to Sleep: 15us
281 pci_update_config8(dev, D31F0_C4TIMING_CNT, ~0x0f, (2 << 2) | (2 << 0));
Patrick Georgie72a8a32012-11-06 11:05:09 +0100282
283 /* We could enable slow-C4 exit here, if someone needs it? */
284}
285
286static void i82801ix_rtc_init(struct device *dev)
287{
288 u8 reg8;
289 int rtc_failed;
290
291 reg8 = pci_read_config8(dev, D31F0_GEN_PMCON_3);
292 rtc_failed = reg8 & RTC_BATTERY_DEAD;
293 if (rtc_failed) {
294 reg8 &= ~RTC_BATTERY_DEAD;
295 pci_write_config8(dev, D31F0_GEN_PMCON_3, reg8);
296 }
297 printk(BIOS_DEBUG, "rtc_failed = 0x%x\n", rtc_failed);
298
Gabe Blackb3f08c62014-04-30 17:12:25 -0700299 cmos_init(rtc_failed);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100300}
301
302static void enable_hpet(void)
303{
304 u32 reg32;
305
306 /* Move HPET to default address 0xfed00000 and enable it */
307 reg32 = RCBA32(RCBA_HPTC);
308 reg32 |= (1 << 7); // HPET Address Enable
309 reg32 &= ~(3 << 0);
310 RCBA32(RCBA_HPTC) = reg32;
311}
312
313static void enable_clock_gating(void)
314{
315 u32 reg32;
316
317 /* Enable DMI dynamic clock gating. */
318 RCBA32(RCBA_DMIC) |= 3;
319
320 /* Enable Clock Gating for most devices. */
321 reg32 = RCBA32(RCBA_CG);
322 reg32 |= (1 << 31); /* LPC dynamic clock gating */
323 /* USB UHCI dynamic clock gating: */
324 reg32 |= (1 << 29) | (1 << 28);
325 /* SATA dynamic clock gating [0-3]: */
326 reg32 |= (1 << 27) | (1 << 26) | (1 << 25) | (1 << 24);
327 reg32 |= (1 << 23); /* LAN static clock gating (if LAN disabled) */
328 reg32 |= (1 << 22); /* HD audio dynamic clock gating */
329 reg32 &= ~(1 << 21); /* No HD audio static clock gating */
330 reg32 &= ~(1 << 20); /* No USB EHCI static clock gating */
331 reg32 |= (1 << 19); /* USB EHCI dynamic clock gating */
332 /* More SATA dynamic clock gating [4-5]: */
333 reg32 |= (1 << 18) | (1 << 17);
334 reg32 |= (1 << 16); /* PCI dynamic clock gating */
335 /* PCIe, DMI dynamic clock gating: */
336 reg32 |= (1 << 4) | (1 << 3) | (1 << 2) | (1 << 1);
337 reg32 |= (1 << 0); /* PCIe root port static clock gating */
338 RCBA32(RCBA_CG) = reg32;
339
340 /* Enable SPI dynamic clock gating. */
341 RCBA32(0x38c0) |= 7;
342}
343
Kyösti Mälkki6feb4da2019-07-13 17:28:37 +0300344static void i82801ix_set_acpi_mode(struct device *dev)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100345{
Kyösti Mälkki44da9e72019-10-09 12:32:16 +0300346 if (CONFIG(HAVE_SMI_HANDLER)) {
347 if (!acpi_is_wakeup_s3()) {
Kyösti Mälkkib6585482020-06-01 15:11:14 +0300348 apm_control(APM_CNT_ACPI_DISABLE);
Kyösti Mälkki44da9e72019-10-09 12:32:16 +0300349 } else {
Kyösti Mälkkib6585482020-06-01 15:11:14 +0300350 apm_control(APM_CNT_ACPI_ENABLE);
Kyösti Mälkki44da9e72019-10-09 12:32:16 +0300351 }
Patrick Georgie72a8a32012-11-06 11:05:09 +0100352 }
Patrick Georgie72a8a32012-11-06 11:05:09 +0100353}
Patrick Georgie72a8a32012-11-06 11:05:09 +0100354
355static void lpc_init(struct device *dev)
356{
Elyes HAOUASbfc255a2020-03-07 13:05:14 +0100357 printk(BIOS_DEBUG, "i82801ix: %s\n", __func__);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100358
359 /* Set the value for PCI command register. */
360 pci_write_config16(dev, PCI_COMMAND, 0x000f);
361
362 /* IO APIC initialization. */
363 i82801ix_enable_apic(dev);
364
365 i82801ix_enable_serial_irqs(dev);
366
367 /* Setup the PIRQ. */
368 i82801ix_pirq_init(dev);
369
370 /* Setup power options. */
371 i82801ix_power_options(dev);
372
373 /* Configure Cx state registers */
374 if (LPC_IS_MOBILE(dev))
375 i82801ix_configure_cstates(dev);
376
377 /* Initialize the real time clock. */
378 i82801ix_rtc_init(dev);
379
380 /* Initialize ISA DMA. */
381 isa_dma_init();
382
383 /* Initialize the High Precision Event Timers, if present. */
384 enable_hpet();
385
386 /* Initialize Clock Gating */
387 enable_clock_gating();
388
389 setup_i8259();
390
391 /* The OS should do this? */
392 /* Interrupt 9 should be level triggered (SCI) */
393 i8259_configure_irq_trigger(9, 1);
394
Kyösti Mälkki44da9e72019-10-09 12:32:16 +0300395 i82801ix_set_acpi_mode(dev);
Kyösti Mälkki6feb4da2019-07-13 17:28:37 +0300396
397 /* Don't allow evil boot loaders, kernels, or
398 * userspace applications to deceive us:
399 */
Kyösti Mälkkicd0b67b2019-10-09 07:52:40 +0300400 if (CONFIG(HAVE_SMI_HANDLER) && !CONFIG(PARALLEL_MP))
Kyösti Mälkki6feb4da2019-07-13 17:28:37 +0300401 aseg_smm_lock();
Patrick Georgie72a8a32012-11-06 11:05:09 +0100402}
403
Elyes HAOUAS8aa50732018-05-13 13:34:58 +0200404static void i82801ix_lpc_read_resources(struct device *dev)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100405{
406 /*
407 * I/O Resources
408 *
409 * 0x0000 - 0x000f....ISA DMA
410 * 0x0010 - 0x001f....ISA DMA aliases
411 * 0x0020 ~ 0x003d....PIC
412 * 0x002e - 0x002f....Maybe Super I/O
413 * 0x0040 - 0x0043....Timer
414 * 0x004e - 0x004f....Maybe Super I/O
415 * 0x0050 - 0x0053....Timer aliases
416 * 0x0061.............NMI_SC
417 * 0x0070.............NMI_EN (readable in alternative access mode)
418 * 0x0070 - 0x0077....RTC
419 * 0x0080 - 0x008f....ISA DMA
420 * 0x0090 ~ 0x009f....ISA DMA aliases
421 * 0x0092.............Fast A20 and Init
422 * 0x00a0 ~ 0x00bd....PIC
423 * 0x00b2 - 0x00b3....APM
424 * 0x00c0 ~ 0x00de....ISA DMA
425 * 0x00c1 ~ 0x00df....ISA DMA aliases
426 * 0x00f0.............Coprocessor Error
427 * (0x0400-0x041f)....SMBus (SMBUS_IO_BASE, during raminit)
428 * 0x04d0 - 0x04d1....PIC
429 * 0x0500 - 0x057f....PM (DEFAULT_PMBASE)
430 * 0x0580 - 0x05bf....SB GPIO (DEFAULT_GPIOBASE)
431 * 0x05c0 - 0x05ff....SB GPIO cont. (mobile only)
432 * 0x0cf8 - 0x0cff....PCI
433 * 0x0cf9.............Reset Control
434 */
435
436 struct resource *res;
437
438 /* Get the normal PCI resources of this device. */
439 pci_dev_read_resources(dev);
440
441 /* Add an extra subtractive resource for both memory and I/O. */
442 res = new_resource(dev, IOINDEX_SUBTRACTIVE(0, 0));
443 res->base = 0;
444 res->size = 0x1000;
445 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
446 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
447
448 res = new_resource(dev, IOINDEX_SUBTRACTIVE(1, 0));
449 res->base = 0xff800000;
450 res->size = 0x00800000; /* 8 MB for flash */
451 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
452 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
453
454 res = new_resource(dev, 3); /* IOAPIC */
455 res->base = IO_APIC_ADDR;
456 res->size = 0x00001000;
457 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
458}
459
Furquan Shaikh338fd9a2020-04-24 22:57:05 -0700460static void southbridge_inject_dsdt(const struct device *dev)
Vladimir Serbinenko33769a52014-08-30 22:39:20 +0200461{
Elyes HAOUAS035df002016-10-03 21:54:16 +0200462 global_nvs_t *gnvs = cbmem_add (CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Vladimir Serbinenko33769a52014-08-30 22:39:20 +0200463
464 if (gnvs) {
Elyes HAOUAS035df002016-10-03 21:54:16 +0200465 memset(gnvs, 0, sizeof(*gnvs));
Vladimir Serbinenko33769a52014-08-30 22:39:20 +0200466 acpi_create_gnvs(gnvs);
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100467
Vladimir Serbinenko33769a52014-08-30 22:39:20 +0200468 /* And tell SMI about it */
469 smm_setup_structures(gnvs, NULL, NULL);
470
471 /* Add it to SSDT. */
Vladimir Serbinenkof7c75db2014-11-04 21:21:06 +0100472 acpigen_write_scope("\\");
Patrick Rudolph4af2add2018-11-26 15:56:11 +0100473 acpigen_write_name_dword("NVSA", (uintptr_t)gnvs);
Vladimir Serbinenkof7c75db2014-11-04 21:21:06 +0100474 acpigen_pop_len();
Vladimir Serbinenko33769a52014-08-30 22:39:20 +0200475 }
476}
Vladimir Serbinenko36fa5b82014-10-28 23:43:20 +0100477
Arthur Heymanse798e6a2017-12-23 23:09:54 +0100478
479static const char *lpc_acpi_name(const struct device *dev)
480{
481 return "LPCB";
482}
483
Furquan Shaikh7536a392020-04-24 21:59:21 -0700484static void southbridge_fill_ssdt(const struct device *device)
Vladimir Serbinenko36fa5b82014-10-28 23:43:20 +0100485{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300486 struct device *dev = pcidev_on_root(0x1f, 0);
Vladimir Serbinenko36fa5b82014-10-28 23:43:20 +0100487 config_t *chip = dev->chip_info;
488
489 intel_acpi_pcie_hotplug_generator(chip->pcie_hotplug_map, 8);
Arthur Heymanse798e6a2017-12-23 23:09:54 +0100490 intel_acpi_gen_def_acpi_pirq(device);
Vladimir Serbinenko36fa5b82014-10-28 23:43:20 +0100491}
Vladimir Serbinenko33769a52014-08-30 22:39:20 +0200492
Patrick Georgie72a8a32012-11-06 11:05:09 +0100493static struct device_operations device_ops = {
494 .read_resources = i82801ix_lpc_read_resources,
495 .set_resources = pci_dev_set_resources,
496 .enable_resources = pci_dev_enable_resources,
Nico Huber68680dd2020-03-31 17:34:52 +0200497 .acpi_inject_dsdt = southbridge_inject_dsdt,
Vladimir Serbinenko33769a52014-08-30 22:39:20 +0200498 .write_acpi_tables = acpi_write_hpet,
Nico Huber68680dd2020-03-31 17:34:52 +0200499 .acpi_fill_ssdt = southbridge_fill_ssdt,
Arthur Heymanse798e6a2017-12-23 23:09:54 +0100500 .acpi_name = lpc_acpi_name,
Patrick Georgie72a8a32012-11-06 11:05:09 +0100501 .init = lpc_init,
Nico Huber51b75ae2019-03-14 16:02:05 +0100502 .scan_bus = scan_static_bus,
Angel Pons1fc0edd2020-05-31 00:03:28 +0200503 .ops_pci = &pci_dev_ops_pci,
Patrick Georgie72a8a32012-11-06 11:05:09 +0100504};
505
506static const unsigned short pci_device_ids[] = {
Felix Singer7f8b0cd82019-11-10 11:04:08 +0100507 PCI_DEVICE_ID_INTEL_82801IH_LPC, /* ICH9DH */
508 PCI_DEVICE_ID_INTEL_82801IO_LPC, /* ICH9DO */
509 PCI_DEVICE_ID_INTEL_82801IR_LPC, /* ICH9R */
510 PCI_DEVICE_ID_INTEL_82801IEM_LPC, /* ICH9M-E */
511 PCI_DEVICE_ID_INTEL_82801IB_LPC, /* ICH9 */
512 PCI_DEVICE_ID_INTEL_82801IBM_LPC, /* ICH9M */
Patrick Georgie72a8a32012-11-06 11:05:09 +0100513 0
514};
515
516static const struct pci_driver ich9_lpc __pci_driver = {
517 .ops = &device_ops,
518 .vendor = PCI_VENDOR_ID_INTEL,
519 .devices = pci_device_ids,
520};