blob: 8aedd6380e44f6e980ce4dcabe1406f1d9374e7f [file] [log] [blame]
Jens Rottmannf31ca162008-11-19 12:19:09 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008 LiPPERT Embedded Computers GmbH
5 * Copyright (C) 2007 Advanced Micro Devices, Inc.
6 *
Jens Rottmannf31ca162008-11-19 12:19:09 +00007 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
Stefan Reinauer38f147e2010-02-08 12:20:50 +000022/* Based on romstage.c from AMD's DB800 and DBM690T mainboards. */
Uwe Hermann86c9b882008-11-19 13:42:14 +000023
Jens Rottmannf31ca162008-11-19 12:19:09 +000024#include <stdlib.h>
25#include <stdint.h>
26#include <device/pci_def.h>
27#include <arch/io.h>
28#include <device/pnp_def.h>
29#include <arch/hlt.h>
30#include "pc80/serial.c"
Stefan Reinauer5a1f5972010-03-31 14:34:40 +000031#include "console/console.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +000032#include "lib/ramtest.c"
Jens Rottmannf31ca162008-11-19 12:19:09 +000033#include "cpu/x86/bist.h"
34#include "cpu/x86/msr.h"
35#include <cpu/amd/lxdef.h>
36#include <cpu/amd/geode_post_code.h>
37#include "southbridge/amd/cs5536/cs5536.h"
38
Jens Rottmannf31ca162008-11-19 12:19:09 +000039#include "southbridge/amd/cs5536/cs5536_early_smbus.c"
40#include "southbridge/amd/cs5536/cs5536_early_setup.c"
41#include "superio/ite/it8712f/it8712f_early_serial.c"
42
43#define ManualConf 1 /* No automatic strapped PLL config */
44#define PLLMSRhi 0x0000049C /* Manual settings for the PLL */
45#define PLLMSRlo 0x00DE6001
46#define DIMM0 0xA0
47#define DIMM1 0xA2
48
49static inline int spd_read_byte(unsigned int device, unsigned int address)
50{
Uwe Hermann86c9b882008-11-19 13:42:14 +000051 if (device != DIMM0)
52 return 0xFF; /* No DIMM1, don't even try. */
53
Jens Rottmannf31ca162008-11-19 12:19:09 +000054 return smbus_read_byte(device, address);
55}
56
57#include "northbridge/amd/lx/raminit.h"
58#include "northbridge/amd/lx/pll_reset.c"
59#include "northbridge/amd/lx/raminit.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +000060#include "lib/generic_sdram.c"
Jens Rottmannf31ca162008-11-19 12:19:09 +000061#include "cpu/amd/model_lx/cpureginit.c"
62#include "cpu/amd/model_lx/syspreinit.c"
Stefan Reinauer9839cbd2010-04-21 20:06:10 +000063#include "cpu/amd/model_lx/msrinit.c"
Jens Rottmannf31ca162008-11-19 12:19:09 +000064
65static const u16 sio_init_table[] = { // hi=data, lo=index
66 0x0707, // select LDN 7 (GPIO, SPI, watchdog, ...)
67 0x1E2C, // disable ATXPowerGood - will cause a reboot!
68 0x0423, // don't delay POWerOK1/2
69 0x9072, // watchdog triggers POWOK, counts seconds
Stefan Reinauer08670622009-06-30 15:17:49 +000070#if !CONFIG_USE_WATCHDOG_ON_BOOT
Jens Rottmannf31ca162008-11-19 12:19:09 +000071 0x0073, 0x0074, // disable watchdog by setting timeout to 0
72#endif
73 0xBF25, 0x372A, 0xF326, // select GPIO function for most pins
74 0xBF27, 0xFF28, 0x2529, // (GP36=FAN_CTL3, GP13=PWROK1)
75 0x1E2C, // VIN6=enabled?, FAN4/5 enabled, VIN7=internal, VIN3=enabled
76 0x46B8, 0x0CB9, // enable pullups
77 0x36C0, // enable Simple-I/O for GP15,14,12,11= LIVE_LED, WD_ACTIVE, RS485_EN2,1
78 0xFFC3, // enable Simple-I/O for GP47-40 (GPIOs on Supervisory Connector)
79 0x26C8, // config GP15,12,11 as output; GP14 as input
80 0x2DF5, // map Hw Monitor Thermal Output to GP55
81 0x0DF8, // map GP LED Blinking 1 to GP15=LIVE_LED (deactivate Simple-I/O to use)
82};
83
84/* Early mainboard specific GPIO setup. */
85static void mb_gpio_init(void)
86{
87 int i;
88
Uwe Hermann86c9b882008-11-19 13:42:14 +000089 /* Init Super I/O WDT, GPIOs. Done early, WDT init may trigger reset! */
Jens Rottmannf31ca162008-11-19 12:19:09 +000090 it8712f_enter_conf();
Uwe Hermann86c9b882008-11-19 13:42:14 +000091 for (i = 0; i < ARRAY_SIZE(sio_init_table); i++) {
Jens Rottmannf31ca162008-11-19 12:19:09 +000092 u16 val = sio_init_table[i];
Uwe Hermann86c9b882008-11-19 13:42:14 +000093 outb((u8)val, SIO_INDEX);
94 outb(val >> 8, SIO_DATA);
Jens Rottmannf31ca162008-11-19 12:19:09 +000095 }
96 it8712f_exit_conf();
97}
98
Stefan Reinauer9839cbd2010-04-21 20:06:10 +000099void main(unsigned long bist)
Jens Rottmannf31ca162008-11-19 12:19:09 +0000100{
Stefan Reinauer0c781b22010-04-01 09:50:32 +0000101 post_code(0x01);
Jens Rottmannf31ca162008-11-19 12:19:09 +0000102
103 static const struct mem_controller memctrl[] = {
104 {.channel0 = {(0xa << 3) | 0, (0xa << 3) | 1}}
105 };
106
107 SystemPreInit();
108 msr_init();
109
110 cs5536_early_setup();
111
Uwe Hermann86c9b882008-11-19 13:42:14 +0000112 /*
113 * Note: must do this AFTER the early_setup! It is counting on some
Jens Rottmannf31ca162008-11-19 12:19:09 +0000114 * early MSR setup for CS5536.
115 */
Stefan Reinauer08670622009-06-30 15:17:49 +0000116 it8712f_enable_serial(0, CONFIG_TTYS0_BASE); // Does not use its 1st parameter
Jens Rottmannf31ca162008-11-19 12:19:09 +0000117 mb_gpio_init();
118 uart_init();
119 console_init();
120
Stefan Reinauer9839cbd2010-04-21 20:06:10 +0000121 /* Halt if there was a built in self test failure */
122 report_bist_failure(bist);
123
Jens Rottmannf31ca162008-11-19 12:19:09 +0000124 pll_reset(ManualConf);
125
126 cpuRegInit();
127
128 sdram_initialize(1, memctrl);
129
130 /* Check memory. */
131 /* ram_check(0x00000000, 640 * 1024); */
132
133 /* Memory is setup. Return to cache_as_ram.inc and continue to boot. */
134 return;
135}
Stefan Reinauer798ef282010-03-29 22:08:01 +0000136