blob: 163f21ce3cd32648ab3d3268292ed03950d6907f [file] [log] [blame]
Kyösti Mälkki191d2212014-06-15 12:06:12 +03001/*
2 * This file is part of the coreboot project.
3 *
Patrick Georgi5b2a2d02018-09-26 20:46:04 +02004 * Copyright (C) 2012 Google LLC
Kyösti Mälkki191d2212014-06-15 12:06:12 +03005 * Copyright (C) 2013 Vladimir Serbinenko.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Kyösti Mälkki191d2212014-06-15 12:06:12 +030015 */
16
17#define __SIMPLE_DEVICE__
18
Kyösti Mälkki2c3fd492016-07-22 22:52:14 +030019#include <arch/cpu.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020020#include <device/pci_ops.h>
Kyösti Mälkki191d2212014-06-15 12:06:12 +030021#include <cbmem.h>
Kyösti Mälkki2c3fd492016-07-22 22:52:14 +030022#include <console/console.h>
Kyösti Mälkkia4ffe9d2016-06-27 13:24:11 +030023#include <cpu/intel/romstage.h>
Kyösti Mälkki2c3fd492016-07-22 22:52:14 +030024#include <cpu/x86/mtrr.h>
25#include <program_loading.h>
Kyösti Mälkki191d2212014-06-15 12:06:12 +030026#include "nehalem.h"
27
Kyösti Mälkkif1e3c762014-12-22 12:28:07 +020028static uintptr_t smm_region_start(void)
Kyösti Mälkki191d2212014-06-15 12:06:12 +030029{
30 /* Base of TSEG is top of usable DRAM */
Kyösti Mälkkif1e3c762014-12-22 12:28:07 +020031 uintptr_t tom = pci_read_config32(PCI_DEV(0,0,0), TSEG);
32 return tom;
33}
34
35void *cbmem_top(void)
36{
37 return (void *) smm_region_start();
Kyösti Mälkki191d2212014-06-15 12:06:12 +030038}
Kyösti Mälkkia4ffe9d2016-06-27 13:24:11 +030039
Kyösti Mälkki2c3fd492016-07-22 22:52:14 +030040#define ROMSTAGE_RAM_STACK_SIZE 0x5000
41
Arthur Heymans02b13fd2018-06-03 12:26:58 +020042/* platform_enter_postcar() determines the stack to use after
43 * cache-as-ram is torn down as well as the MTRR settings to use,
44 * and continues execution in postcar stage. */
45void platform_enter_postcar(void)
Kyösti Mälkkia4ffe9d2016-06-27 13:24:11 +030046{
Kyösti Mälkki2c3fd492016-07-22 22:52:14 +030047 struct postcar_frame pcf;
48 uintptr_t top_of_ram;
49
50 if (postcar_frame_init(&pcf, ROMSTAGE_RAM_STACK_SIZE))
51 die("Unable to initialize postcar frame.\n");
52
53 /* Cache the ROM as WP just below 4GiB. */
Nico Huber089b9082018-05-27 14:37:32 +020054 postcar_frame_add_romcache(&pcf, MTRR_TYPE_WRPROT);
Kyösti Mälkki2c3fd492016-07-22 22:52:14 +030055
56 /* Cache RAM as WB from 0 -> CACHE_TMP_RAMTOP. */
57 postcar_frame_add_mtrr(&pcf, 0, CACHE_TMP_RAMTOP, MTRR_TYPE_WRBACK);
58
59 /* Cache at least 8 MiB below the top of ram, and at most 8 MiB
60 * above top of the ram. This satisfies MTRR alignment requirement
61 * with different TSEG size configurations.
62 */
63 top_of_ram = ALIGN_DOWN((uintptr_t)cbmem_top(), 8*MiB);
64 postcar_frame_add_mtrr(&pcf, top_of_ram - 8*MiB, 8*MiB, MTRR_TYPE_WRBACK);
65 postcar_frame_add_mtrr(&pcf, top_of_ram, 8*MiB, MTRR_TYPE_WRBACK);
66
Arthur Heymans02b13fd2018-06-03 12:26:58 +020067 run_postcar_phase(&pcf);
68
69 /* We do not return here. */
Kyösti Mälkkia4ffe9d2016-06-27 13:24:11 +030070}