blob: f5241843384eb02289c331097fd4b3ec9ca066c7 [file] [log] [blame]
Duncan Lauriec88c54c2014-04-30 16:36:13 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2014 Google Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#include <arch/io.h>
22#include <console/console.h>
23#include <device/device.h>
24#include <device/pci.h>
25#include <device/pci_ids.h>
26#include <delay.h>
27#include <broadwell/iobp.h>
28#include <broadwell/ramstage.h>
29#include <broadwell/rcba.h>
30#include <broadwell/sata.h>
31#include <chip.h>
32
33static inline u32 sir_read(struct device *dev, int idx)
34{
35 pci_write_config32(dev, SATA_SIRI, idx);
36 return pci_read_config32(dev, SATA_SIRD);
37}
38
39static inline void sir_write(struct device *dev, int idx, u32 value)
40{
41 pci_write_config32(dev, SATA_SIRI, idx);
42 pci_write_config32(dev, SATA_SIRD, value);
43}
44
45static void sata_init(struct device *dev)
46{
47 config_t *config = dev->chip_info;
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080048 u32 reg32;
49 u8 *abar;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070050 u16 reg16;
Duncan Laurie1b0d5a32014-08-13 16:59:34 -070051 int port;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070052
53 printk(BIOS_DEBUG, "SATA: Initializing controller in AHCI mode.\n");
54
55 /* Enable BARs */
56 pci_write_config16(dev, PCI_COMMAND, 0x0007);
57
58 /* Set Interrupt Line */
59 /* Interrupt Pin is set by D31IP.PIP */
60 pci_write_config8(dev, PCI_INTERRUPT_LINE, 0x0a);
61
62 /* Set timings */
63 pci_write_config16(dev, IDE_TIM_PRI, IDE_DECODE_ENABLE |
64 IDE_ISP_3_CLOCKS | IDE_RCT_1_CLOCKS |
65 IDE_PPE0 | IDE_IE0 | IDE_TIME0);
66 pci_write_config16(dev, IDE_TIM_SEC, IDE_DECODE_ENABLE |
67 IDE_ISP_5_CLOCKS | IDE_RCT_4_CLOCKS);
68
69 /* Sync DMA */
70 pci_write_config16(dev, IDE_SDMA_CNT, IDE_PSDE0);
71 pci_write_config16(dev, IDE_SDMA_TIM, 0x0001);
72
73 /* Set IDE I/O Configuration */
74 reg32 = SIG_MODE_PRI_NORMAL | FAST_PCB1 | FAST_PCB0 | PCB1 | PCB0;
75 pci_write_config32(dev, IDE_CONFIG, reg32);
76
77 /* for AHCI, Port Enable is managed in memory mapped space */
78 reg16 = pci_read_config16(dev, 0x92);
79 reg16 &= ~0x3f;
80 reg16 |= 0x8000 | config->sata_port_map;
81 pci_write_config16(dev, 0x92, reg16);
82 udelay(2);
83
84 /* Setup register 98h */
85 reg32 = pci_read_config16(dev, 0x98);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070086 reg32 &= ~((1 << 31) | (1 << 30));
87 reg32 |= 1 << 23;
Duncan Laurie1b0d5a32014-08-13 16:59:34 -070088 reg32 |= 1 << 24; /* Enable MPHY Dynamic Power Gating */
Duncan Lauriec88c54c2014-04-30 16:36:13 -070089 pci_write_config32(dev, 0x98, reg32);
90
91 /* Setup register 9Ch */
92 reg16 = 0; /* Disable alternate ID */
93 reg16 = 1 << 5; /* BWG step 12 */
94 pci_write_config16(dev, 0x9c, reg16);
95
96 /* SATA Initialization register */
97 reg32 = 0x183;
98 reg32 |= (config->sata_port_map ^ 0x3f) << 24;
99 reg32 |= (config->sata_devslp_mux & 1) << 15;
100 pci_write_config32(dev, 0x94, reg32);
101
102 /* Initialize AHCI memory-mapped space */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800103 abar = (u8 *)(pci_read_config32(dev, PCI_BASE_ADDRESS_5));
104 printk(BIOS_DEBUG, "ABAR: %p\n", abar);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700105
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700106 /* PI (Ports implemented) */
107 write32(abar + 0x0c, config->sata_port_map);
108 (void) read32(abar + 0x0c); /* Read back 1 */
109 (void) read32(abar + 0x0c); /* Read back 2 */
110
111 /* CAP2 (HBA Capabilities Extended)*/
Duncan Laurie1b0d5a32014-08-13 16:59:34 -0700112 if (config->sata_devslp_disable) {
113 reg32 = read32(abar + 0x24);
114 reg32 &= ~(1 << 3);
115 write32(abar + 0x24, reg32);
116 } else {
117 /* Enable DEVSLP */
118 reg32 = read32(abar + 0x24);
119 reg32 |= (1 << 5)|(1 << 4)|(1 << 3)|(1 << 2);
120 write32(abar + 0x24, reg32);
121
122 for (port = 0; port < 4; port++) {
123 if (!(config->sata_port_map & (1 << port)))
124 continue;
125 reg32 = read32(abar + 0x144 + (0x80 * port));
126 reg32 |= (1 << 1); /* DEVSLP DSP */
127 write32(abar + 0x144 + (0x80 * port), reg32);
128 }
129 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700130
131 /*
132 * Static Power Gating for unused ports
133 */
134 reg32 = RCBA32(0x3a84);
135 /* Port 3 and 2 disabled */
136 if ((config->sata_port_map & ((1 << 3)|(1 << 2))) == 0)
137 reg32 |= (1 << 24) | (1 << 26);
138 /* Port 1 and 0 disabled */
139 if ((config->sata_port_map & ((1 << 1)|(1 << 0))) == 0)
140 reg32 |= (1 << 20) | (1 << 18);
141 RCBA32(0x3a84) = reg32;
142
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700143 /* Set Gen3 Transmitter settings if needed */
144 if (config->sata_port0_gen3_tx)
145 pch_iobp_update(SATA_IOBP_SP0G3IR, 0,
146 config->sata_port0_gen3_tx);
147
148 if (config->sata_port1_gen3_tx)
149 pch_iobp_update(SATA_IOBP_SP1G3IR, 0,
150 config->sata_port1_gen3_tx);
151
152 /* Set Gen3 DTLE DATA / EDGE registers if needed */
153 if (config->sata_port0_gen3_dtle) {
154 pch_iobp_update(SATA_IOBP_SP0DTLE_DATA,
155 ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
156 (config->sata_port0_gen3_dtle & SATA_DTLE_MASK)
157 << SATA_DTLE_DATA_SHIFT);
158
159 pch_iobp_update(SATA_IOBP_SP0DTLE_EDGE,
160 ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
161 (config->sata_port0_gen3_dtle & SATA_DTLE_MASK)
162 << SATA_DTLE_EDGE_SHIFT);
163 }
164
165 if (config->sata_port1_gen3_dtle) {
166 pch_iobp_update(SATA_IOBP_SP1DTLE_DATA,
167 ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
168 (config->sata_port1_gen3_dtle & SATA_DTLE_MASK)
169 << SATA_DTLE_DATA_SHIFT);
170
171 pch_iobp_update(SATA_IOBP_SP1DTLE_EDGE,
172 ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
173 (config->sata_port1_gen3_dtle & SATA_DTLE_MASK)
174 << SATA_DTLE_EDGE_SHIFT);
175 }
176
177 /*
178 * Additional Programming Requirements for Power Optimizer
179 */
180
181 /* Step 1 */
182 sir_write(dev, 0x64, 0x883c9003);
183
184 /* Step 2: SIR 68h[15:0] = 880Ah */
185 reg32 = sir_read(dev, 0x68);
186 reg32 &= 0xffff0000;
187 reg32 |= 0x880a;
188 sir_write(dev, 0x68, reg32);
189
190 /* Step 3: SIR 60h[3] = 1 */
191 reg32 = sir_read(dev, 0x60);
192 reg32 |= (1 << 3);
193 sir_write(dev, 0x60, reg32);
194
195 /* Step 4: SIR 60h[0] = 1 */
196 reg32 = sir_read(dev, 0x60);
197 reg32 |= (1 << 0);
198 sir_write(dev, 0x60, reg32);
199
200 /* Step 5: SIR 60h[1] = 1 */
201 reg32 = sir_read(dev, 0x60);
202 reg32 |= (1 << 1);
203 sir_write(dev, 0x60, reg32);
204
205 /* Clock Gating */
206 sir_write(dev, 0x70, 0x3f00bf1f);
207 sir_write(dev, 0x54, 0xcf000f0f);
208 sir_write(dev, 0x58, 0x00190000);
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700209 RCBA32_AND_OR(0x333c, 0xffcfffff, 0x00c00000);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700210
211 reg32 = pci_read_config32(dev, 0x300);
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700212 reg32 |= (1 << 17) | (1 << 16) | (1 << 19);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700213 reg32 |= (1 << 31) | (1 << 30) | (1 << 29);
214 pci_write_config32(dev, 0x300, reg32);
215}
216
217/*
218 * Set SATA controller mode early so the resource allocator can
219 * properly assign IO/Memory resources for the controller.
220 */
221static void sata_enable(device_t dev)
222{
223 /* Get the chip configuration */
224 config_t *config = dev->chip_info;
225 u16 map = 0x0060;
226
227 map |= (config->sata_port_map ^ 0x3f) << 8;
228
229 pci_write_config16(dev, 0x90, map);
230}
231
232static struct device_operations sata_ops = {
233 .read_resources = &pci_dev_read_resources,
234 .set_resources = &pci_dev_set_resources,
235 .enable_resources = &pci_dev_enable_resources,
236 .init = &sata_init,
237 .enable = &sata_enable,
238 .ops_pci = &broadwell_pci_ops,
239};
240
241static const unsigned short pci_device_ids[] = {
242 0x9c03, 0x9c05, 0x9c07, 0x9c0f, /* LynxPoint-LP */
243 0x9c83, 0x9c85, 0x282a, 0x9c87, 0x282a, 0x9c8f, /* WildcatPoint */
244 0
245};
246
247static const struct pci_driver pch_sata __pci_driver = {
248 .ops = &sata_ops,
249 .vendor = PCI_VENDOR_ID_INTEL,
250 .devices = pci_device_ids,
251};