blob: d08355e0192dc740b42a82720d176b58f47ec9a3 [file] [log] [blame]
Angel Pons16f6aa82020-04-05 15:47:21 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Subrata Banik91e89c52019-11-01 18:30:01 +05302
Tim Wawrzynczak6d20d0c2020-05-13 17:00:33 -06003#include <console/console.h>
Subrata Banik91e89c52019-11-01 18:30:01 +05304#include <device/device.h>
5#include <device/pci.h>
6#include <fsp/api.h>
7#include <fsp/util.h>
8#include <intelblocks/acpi.h>
9#include <intelblocks/cfg.h>
10#include <intelblocks/itss.h>
11#include <intelblocks/xdci.h>
12#include <romstage_handoff.h>
13#include <soc/intel/common/vbt.h>
14#include <soc/itss.h>
15#include <soc/pci_devs.h>
16#include <soc/ramstage.h>
17#include <soc/soc_chip.h>
18
19#if CONFIG(HAVE_ACPI_TABLES)
20const char *soc_acpi_name(const struct device *dev)
21{
22 if (dev->path.type == DEVICE_PATH_DOMAIN)
23 return "PCI0";
24
Ravi Sarawadi2fd49722019-12-16 23:41:36 -080025 if (dev->path.type == DEVICE_PATH_USB) {
26 switch (dev->path.usb.port_type) {
27 case 0:
28 /* Root Hub */
29 return "RHUB";
30 case 2:
31 /* USB2 ports */
32 switch (dev->path.usb.port_id) {
33 case 0: return "HS01";
34 case 1: return "HS02";
35 case 2: return "HS03";
36 case 3: return "HS04";
37 case 4: return "HS05";
38 case 5: return "HS06";
39 case 6: return "HS07";
40 case 7: return "HS08";
41 case 8: return "HS09";
42 case 9: return "HS10";
43 }
44 break;
45 case 3:
46 /* USB3 ports */
47 switch (dev->path.usb.port_id) {
48 case 0: return "SS01";
49 case 1: return "SS02";
50 case 2: return "SS03";
51 case 3: return "SS04";
52 }
53 break;
54 }
55 return NULL;
56 }
Subrata Banik91e89c52019-11-01 18:30:01 +053057 if (dev->path.type != DEVICE_PATH_PCI)
58 return NULL;
59
60 switch (dev->path.pci.devfn) {
Duncan Laurie32585de2020-05-18 13:21:44 -070061 case SA_DEVFN_ROOT: return "MCHC";
62 case SA_DEVFN_TCSS_XHCI: return "TXHC";
63 case SA_DEVFN_TCSS_XDCI: return "TXDC";
64 case SA_DEVFN_TCSS_DMA0: return "TDM0";
65 case SA_DEVFN_TCSS_DMA1: return "TDM1";
66 case SA_DEVFN_TBT0: return "TRP0";
67 case SA_DEVFN_TBT1: return "TRP1";
68 case SA_DEVFN_TBT2: return "TRP2";
69 case SA_DEVFN_TBT3: return "TRP3";
Tim Wawrzynczak4b748142020-06-29 12:34:55 -060070 case SA_DEVFN_IPU: return "IPU0";
Duncan Laurie32585de2020-05-18 13:21:44 -070071 case PCH_DEVFN_ISH: return "ISHB";
72 case PCH_DEVFN_XHCI: return "XHCI";
73 case PCH_DEVFN_I2C0: return "I2C0";
74 case PCH_DEVFN_I2C1: return "I2C1";
75 case PCH_DEVFN_I2C2: return "I2C2";
76 case PCH_DEVFN_I2C3: return "I2C3";
77 case PCH_DEVFN_I2C4: return "I2C4";
78 case PCH_DEVFN_I2C5: return "I2C5";
79 case PCH_DEVFN_SATA: return "SATA";
80 case PCH_DEVFN_PCIE1: return "RP01";
81 case PCH_DEVFN_PCIE2: return "RP02";
82 case PCH_DEVFN_PCIE3: return "RP03";
83 case PCH_DEVFN_PCIE4: return "RP04";
84 case PCH_DEVFN_PCIE5: return "RP05";
85 case PCH_DEVFN_PCIE6: return "RP06";
86 case PCH_DEVFN_PCIE7: return "RP07";
87 case PCH_DEVFN_PCIE8: return "RP08";
88 case PCH_DEVFN_PCIE9: return "RP09";
89 case PCH_DEVFN_PCIE10: return "RP10";
90 case PCH_DEVFN_PCIE11: return "RP11";
91 case PCH_DEVFN_PCIE12: return "RP12";
92 case PCH_DEVFN_PMC: return "PMC";
93 case PCH_DEVFN_UART0: return "UAR0";
94 case PCH_DEVFN_UART1: return "UAR1";
95 case PCH_DEVFN_UART2: return "UAR2";
96 case PCH_DEVFN_GSPI0: return "SPI0";
97 case PCH_DEVFN_GSPI1: return "SPI1";
98 case PCH_DEVFN_GSPI2: return "SPI2";
99 case PCH_DEVFN_GSPI3: return "SPI3";
Subrata Banik91e89c52019-11-01 18:30:01 +0530100 /* Keeping ACPI device name coherent with ec.asl */
Duncan Laurie32585de2020-05-18 13:21:44 -0700101 case PCH_DEVFN_ESPI: return "LPCB";
102 case PCH_DEVFN_HDA: return "HDAS";
103 case PCH_DEVFN_SMBUS: return "SBUS";
104 case PCH_DEVFN_GBE: return "GLAN";
Subrata Banik91e89c52019-11-01 18:30:01 +0530105 }
106
107 return NULL;
108}
109#endif
110
111/* SoC rotine to fill GPIO PM mask and value for GPIO_MISCCFG register */
112static void soc_fill_gpio_pm_configuration(void)
113{
114 uint8_t value[TOTAL_GPIO_COMM];
115 const config_t *config = config_of_soc();
116
117 if (config->gpio_override_pm)
118 memcpy(value, config->gpio_pm, sizeof(uint8_t) *
119 TOTAL_GPIO_COMM);
120 else
121 memset(value, MISCCFG_ENABLE_GPIO_PM_CONFIG, sizeof(uint8_t) *
122 TOTAL_GPIO_COMM);
123
124 gpio_pm_configure(value, TOTAL_GPIO_COMM);
125}
126
127void soc_init_pre_device(void *chip_info)
128{
129 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
130 * default policy that doesn't honor boards' requirements. */
131 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
132
133 /* Perform silicon specific init. */
134 fsp_silicon_init(romstage_handoff_is_resume());
135
136 /* Display FIRMWARE_VERSION_INFO_HOB */
137 fsp_display_fvi_version_hob();
138
139 /* Restore GPIO IRQ polarities back to previous settings. */
140 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
141
142 soc_fill_gpio_pm_configuration();
143}
144
Subrata Banik91e89c52019-11-01 18:30:01 +0530145static struct device_operations pci_domain_ops = {
146 .read_resources = &pci_domain_read_resources,
147 .set_resources = &pci_domain_set_resources,
148 .scan_bus = &pci_domain_scan_bus,
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800149#if CONFIG(HAVE_ACPI_TABLES)
Subrata Banik91e89c52019-11-01 18:30:01 +0530150 .acpi_name = &soc_acpi_name,
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800151#endif
Subrata Banik91e89c52019-11-01 18:30:01 +0530152};
153
154static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200155 .read_resources = noop_read_resources,
156 .set_resources = noop_set_resources,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700157#if CONFIG(HAVE_ACPI_TABLES)
Nico Huber68680dd2020-03-31 17:34:52 +0200158 .acpi_fill_ssdt = generate_cpu_entries,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700159#endif
Subrata Banik91e89c52019-11-01 18:30:01 +0530160};
161
162static void soc_enable(struct device *dev)
163{
Tim Wawrzynczak6d20d0c2020-05-13 17:00:33 -0600164 /*
165 * Set the operations if it is a special bus type or a hidden PCI
166 * device.
167 */
Subrata Banik91e89c52019-11-01 18:30:01 +0530168 if (dev->path.type == DEVICE_PATH_DOMAIN)
169 dev->ops = &pci_domain_ops;
170 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
171 dev->ops = &cpu_bus_ops;
Tim Wawrzynczak6d20d0c2020-05-13 17:00:33 -0600172 else if (dev->path.type == DEVICE_PATH_PCI &&
173 dev->path.pci.devfn == PCH_DEVFN_PMC)
174 dev->ops = &pmc_ops;
Subrata Banik91e89c52019-11-01 18:30:01 +0530175}
176
177struct chip_operations soc_intel_tigerlake_ops = {
178 CHIP_NAME("Intel Tigerlake")
179 .enable_dev = &soc_enable,
180 .init = &soc_init_pre_device,
181};