blob: ca54418914b472c1e2dd60365f5991ef23e29806 [file] [log] [blame]
Stefan Reinauer8e073822012-04-04 00:07:22 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
Duncan Laurieb9fe01c2012-04-27 10:30:51 -07005 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
Stefan Reinauer8e073822012-04-04 00:07:22 +02006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Stefan Reinauer8e073822012-04-04 00:07:22 +020019 */
20
21#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
22#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
23
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070024/* PCH types */
25#define PCH_TYPE_CPT 0x1c /* CougarPoint */
26#define PCH_TYPE_PPT 0x1e /* IvyBridge */
27
Stefan Reinauer8e073822012-04-04 00:07:22 +020028/* PCH stepping values for LPC device */
29#define PCH_STEP_A0 0
30#define PCH_STEP_A1 1
31#define PCH_STEP_B0 2
32#define PCH_STEP_B1 3
33#define PCH_STEP_B2 4
34#define PCH_STEP_B3 5
35
36/*
37 * It does not matter where we put the SMBus I/O base, as long as we
38 * keep it consistent and don't interfere with other devices. Stage2
39 * will relocate this anyways.
40 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
41 * again. But handling static BARs is a generic problem that should be
42 * solved in the device allocator.
43 */
44#define SMBUS_IO_BASE 0x0400
45#define SMBUS_SLAVE_ADDR 0x24
46/* TODO Make sure these don't get changed by stage2 */
47#define DEFAULT_GPIOBASE 0x0480
48#define DEFAULT_PMBASE 0x0500
49
Stefan Reinauer8e073822012-04-04 00:07:22 +020050#define DEFAULT_RCBA 0xfed1c000
51
52#ifndef __ACPI__
53#define DEBUG_PERIODIC_SMIS 0
54
55#if defined (__SMM__) && !defined(__ASSEMBLER__)
56void intel_pch_finalize_smm(void);
57#endif
58
59#if !defined(__ASSEMBLER__) && !defined(__ROMCC__)
60#if !defined(__PRE_RAM__) && !defined(__SMM__)
61#include "chip.h"
62int pch_silicon_revision(void);
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070063int pch_silicon_type(void);
64int pch_silicon_supported(int type, int rev);
Stefan Reinauer8e073822012-04-04 00:07:22 +020065void pch_enable(device_t dev);
66void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Duncan Laurie800e9502012-06-23 17:06:47 -070067#if CONFIG_ELOG
68void pch_log_state(void);
69#endif
Stefan Reinauer8e073822012-04-04 00:07:22 +020070#else
71void enable_smbus(void);
72void enable_usb_bar(void);
73int smbus_read_byte(unsigned device, unsigned address);
Duncan Lauried4bc0672012-10-11 13:04:14 -070074int early_spi_read(u32 offset, u32 size, u8 *buffer);
Stefan Reinauer8e073822012-04-04 00:07:22 +020075#endif
76#endif
77
78#define MAINBOARD_POWER_OFF 0
79#define MAINBOARD_POWER_ON 1
80#define MAINBOARD_POWER_KEEP 2
81
82#ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
83#define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON
84#endif
85
86/* PCI Configuration Space (D30:F0): PCI2PCI */
87#define PSTS 0x06
88#define SMLT 0x1b
89#define SECSTS 0x1e
90#define INTR 0x3c
91#define BCTRL 0x3e
92#define SBR (1 << 6)
93#define SEE (1 << 1)
94#define PERE (1 << 0)
95
96#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
97#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
Marc Jonese7ae96f2012-11-13 15:07:45 -070098#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
Stefan Reinauer8e073822012-04-04 00:07:22 +020099#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
100#define PCH_PCIE_DEV_SLOT 28
101
102/* PCI Configuration Space (D31:F0): LPC */
103#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
104#define SERIRQ_CNTL 0x64
105
106#define GEN_PMCON_1 0xa0
107#define GEN_PMCON_2 0xa2
108#define GEN_PMCON_3 0xa4
109#define ETR3 0xac
110#define ETR3_CWORWRE (1 << 18)
111#define ETR3_CF9GR (1 << 20)
112
113/* GEN_PMCON_3 bits */
114#define RTC_BATTERY_DEAD (1 << 2)
115#define RTC_POWER_FAILED (1 << 1)
116#define SLEEP_AFTER_POWER_FAIL (1 << 0)
117
118#define PMBASE 0x40
119#define ACPI_CNTL 0x44
120#define BIOS_CNTL 0xDC
121#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
122#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
123#define GPIO_ROUT 0xb8
124
125#define PIRQA_ROUT 0x60
126#define PIRQB_ROUT 0x61
127#define PIRQC_ROUT 0x62
128#define PIRQD_ROUT 0x63
129#define PIRQE_ROUT 0x68
130#define PIRQF_ROUT 0x69
131#define PIRQG_ROUT 0x6A
132#define PIRQH_ROUT 0x6B
133
134#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
135#define LPC_EN 0x82 /* LPC IF Enables Register */
136#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
137#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
138#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
139#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
140#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
141#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
142#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
143#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
144#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
145#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
146#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
147#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
148#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
149#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
150
151/* PCI Configuration Space (D31:F1): IDE */
152#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
153#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
154#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
155#define INTR_LN 0x3c
156#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
157#define IDE_DECODE_ENABLE (1 << 15)
158#define IDE_SITRE (1 << 14)
159#define IDE_ISP_5_CLOCKS (0 << 12)
160#define IDE_ISP_4_CLOCKS (1 << 12)
161#define IDE_ISP_3_CLOCKS (2 << 12)
162#define IDE_RCT_4_CLOCKS (0 << 8)
163#define IDE_RCT_3_CLOCKS (1 << 8)
164#define IDE_RCT_2_CLOCKS (2 << 8)
165#define IDE_RCT_1_CLOCKS (3 << 8)
166#define IDE_DTE1 (1 << 7)
167#define IDE_PPE1 (1 << 6)
168#define IDE_IE1 (1 << 5)
169#define IDE_TIME1 (1 << 4)
170#define IDE_DTE0 (1 << 3)
171#define IDE_PPE0 (1 << 2)
172#define IDE_IE0 (1 << 1)
173#define IDE_TIME0 (1 << 0)
174#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
175
176#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
177#define IDE_SSDE1 (1 << 3)
178#define IDE_SSDE0 (1 << 2)
179#define IDE_PSDE1 (1 << 1)
180#define IDE_PSDE0 (1 << 0)
181
182#define IDE_SDMA_TIM 0x4a
183
184#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
185#define SIG_MODE_SEC_NORMAL (0 << 18)
186#define SIG_MODE_SEC_TRISTATE (1 << 18)
187#define SIG_MODE_SEC_DRIVELOW (2 << 18)
188#define SIG_MODE_PRI_NORMAL (0 << 16)
189#define SIG_MODE_PRI_TRISTATE (1 << 16)
190#define SIG_MODE_PRI_DRIVELOW (2 << 16)
191#define FAST_SCB1 (1 << 15)
192#define FAST_SCB0 (1 << 14)
193#define FAST_PCB1 (1 << 13)
194#define FAST_PCB0 (1 << 12)
195#define SCB1 (1 << 3)
196#define SCB0 (1 << 2)
197#define PCB1 (1 << 1)
198#define PCB0 (1 << 0)
199
Stefan Reinauer16b022a2012-07-17 16:42:51 -0700200#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
201#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200202#define SATA_SP 0xd0 /* Scratchpad */
203
Duncan Lauriecfb64bd2012-07-16 16:16:31 -0700204/* SATA IOBP Registers */
205#define SATA_IOBP_SP0G3IR 0xea000151
206#define SATA_IOBP_SP1G3IR 0xea000051
207
Stefan Reinauer8e073822012-04-04 00:07:22 +0200208/* PCI Configuration Space (D31:F3): SMBus */
209#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
210#define SMB_BASE 0x20
211#define HOSTC 0x40
212#define SMB_RCV_SLVA 0x09
213
214/* HOSTC bits */
215#define I2C_EN (1 << 2)
216#define SMB_SMI_EN (1 << 1)
217#define HST_EN (1 << 0)
218
219/* SMBus I/O bits. */
220#define SMBHSTSTAT 0x0
221#define SMBHSTCTL 0x2
222#define SMBHSTCMD 0x3
223#define SMBXMITADD 0x4
224#define SMBHSTDAT0 0x5
225#define SMBHSTDAT1 0x6
226#define SMBBLKDAT 0x7
227#define SMBTRNSADD 0x9
228#define SMBSLVDATA 0xa
229#define SMLINK_PIN_CTL 0xe
230#define SMBUS_PIN_CTL 0xf
231
232#define SMBUS_TIMEOUT (10 * 1000 * 100)
233
234
235/* Southbridge IO BARs */
236
237#define GPIOBASE 0x48
238
239#define PMBASE 0x40
240
241/* Root Complex Register Block */
242#define RCBA 0xf0
243
244#define RCBA8(x) *((volatile u8 *)(DEFAULT_RCBA + x))
245#define RCBA16(x) *((volatile u16 *)(DEFAULT_RCBA + x))
246#define RCBA32(x) *((volatile u32 *)(DEFAULT_RCBA + x))
247
248#define RCBA_AND_OR(bits, x, and, or) \
249 RCBA##bits(x) = ((RCBA##bits(x) & (and)) | (or))
250#define RCBA8_AND_OR(x, and, or) RCBA_AND_OR(8, x, and, or)
251#define RCBA16_AND_OR(x, and, or) RCBA_AND_OR(16, x, and, or)
252#define RCBA32_AND_OR(x, and, or) RCBA_AND_OR(32, x, and, or)
253#define RCBA32_OR(x, or) RCBA_AND_OR(32, x, ~0UL, or)
254
255#define VCH 0x0000 /* 32bit */
256#define VCAP1 0x0004 /* 32bit */
257#define VCAP2 0x0008 /* 32bit */
258#define PVC 0x000c /* 16bit */
259#define PVS 0x000e /* 16bit */
260
261#define V0CAP 0x0010 /* 32bit */
262#define V0CTL 0x0014 /* 32bit */
263#define V0STS 0x001a /* 16bit */
264
265#define V1CAP 0x001c /* 32bit */
266#define V1CTL 0x0020 /* 32bit */
267#define V1STS 0x0026 /* 16bit */
268
269#define RCTCL 0x0100 /* 32bit */
270#define ESD 0x0104 /* 32bit */
271#define ULD 0x0110 /* 32bit */
272#define ULBA 0x0118 /* 64bit */
273
274#define RP1D 0x0120 /* 32bit */
275#define RP1BA 0x0128 /* 64bit */
276#define RP2D 0x0130 /* 32bit */
277#define RP2BA 0x0138 /* 64bit */
278#define RP3D 0x0140 /* 32bit */
279#define RP3BA 0x0148 /* 64bit */
280#define RP4D 0x0150 /* 32bit */
281#define RP4BA 0x0158 /* 64bit */
282#define HDD 0x0160 /* 32bit */
283#define HDBA 0x0168 /* 64bit */
284#define RP5D 0x0170 /* 32bit */
285#define RP5BA 0x0178 /* 64bit */
286#define RP6D 0x0180 /* 32bit */
287#define RP6BA 0x0188 /* 64bit */
288
Duncan Laurieb9fe01c2012-04-27 10:30:51 -0700289#define RPC 0x0400 /* 32bit */
290#define RPFN 0x0404 /* 32bit */
291
292/* Root Port configuratinon space hide */
293#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
294/* Get the function number assigned to a Root Port */
295#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
296/* Set the function number for a Root Port */
297#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
298/* Root Port function number mask */
299#define RPFN_FNMASK(port) (7 << ((port) * 4))
Stefan Reinauer8e073822012-04-04 00:07:22 +0200300
301#define TRSR 0x1e00 /* 8bit */
302#define TRCR 0x1e10 /* 64bit */
303#define TWDR 0x1e18 /* 64bit */
304
305#define IOTR0 0x1e80 /* 64bit */
306#define IOTR1 0x1e88 /* 64bit */
307#define IOTR2 0x1e90 /* 64bit */
308#define IOTR3 0x1e98 /* 64bit */
309
310#define TCTL 0x3000 /* 8bit */
311
312#define NOINT 0
313#define INTA 1
314#define INTB 2
315#define INTC 3
316#define INTD 4
317
318#define DIR_IDR 12 /* Interrupt D Pin Offset */
319#define DIR_ICR 8 /* Interrupt C Pin Offset */
320#define DIR_IBR 4 /* Interrupt B Pin Offset */
321#define DIR_IAR 0 /* Interrupt A Pin Offset */
322
323#define PIRQA 0
324#define PIRQB 1
325#define PIRQC 2
326#define PIRQD 3
327#define PIRQE 4
328#define PIRQF 5
329#define PIRQG 6
330#define PIRQH 7
331
332/* IO Buffer Programming */
333#define IOBPIRI 0x2330
334#define IOBPD 0x2334
335#define IOBPS 0x2338
336#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
337#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
338#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
339
340#define D31IP 0x3100 /* 32bit */
341#define D31IP_TTIP 24 /* Thermal Throttle Pin */
342#define D31IP_SIP2 20 /* SATA Pin 2 */
343#define D31IP_SMIP 12 /* SMBUS Pin */
344#define D31IP_SIP 8 /* SATA Pin */
345#define D30IP 0x3104 /* 32bit */
346#define D30IP_PIP 0 /* PCI Bridge Pin */
347#define D29IP 0x3108 /* 32bit */
348#define D29IP_E1P 0 /* EHCI #1 Pin */
349#define D28IP 0x310c /* 32bit */
350#define D28IP_P8IP 28 /* PCI Express Port 8 */
351#define D28IP_P7IP 24 /* PCI Express Port 7 */
352#define D28IP_P6IP 20 /* PCI Express Port 6 */
353#define D28IP_P5IP 16 /* PCI Express Port 5 */
354#define D28IP_P4IP 12 /* PCI Express Port 4 */
355#define D28IP_P3IP 8 /* PCI Express Port 3 */
356#define D28IP_P2IP 4 /* PCI Express Port 2 */
357#define D28IP_P1IP 0 /* PCI Express Port 1 */
358#define D27IP 0x3110 /* 32bit */
359#define D27IP_ZIP 0 /* HD Audio Pin */
360#define D26IP 0x3114 /* 32bit */
361#define D26IP_E2P 0 /* EHCI #2 Pin */
362#define D25IP 0x3118 /* 32bit */
363#define D25IP_LIP 0 /* GbE LAN Pin */
364#define D22IP 0x3124 /* 32bit */
365#define D22IP_KTIP 12 /* KT Pin */
366#define D22IP_IDERIP 8 /* IDE-R Pin */
367#define D22IP_MEI2IP 4 /* MEI #2 Pin */
368#define D22IP_MEI1IP 0 /* MEI #1 Pin */
Marc Jonese7ae96f2012-11-13 15:07:45 -0700369#define D20IP 0x3128 /* 32bit */
370#define D20IP_XHCIIP 0
Stefan Reinauer8e073822012-04-04 00:07:22 +0200371#define D31IR 0x3140 /* 16bit */
372#define D30IR 0x3142 /* 16bit */
373#define D29IR 0x3144 /* 16bit */
374#define D28IR 0x3146 /* 16bit */
375#define D27IR 0x3148 /* 16bit */
376#define D26IR 0x314c /* 16bit */
377#define D25IR 0x3150 /* 16bit */
378#define D22IR 0x315c /* 16bit */
Marc Jonese7ae96f2012-11-13 15:07:45 -0700379#define D20IR 0x3160 /* 16bit */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200380#define OIC 0x31fe /* 16bit */
Duncan Laurie22935e12012-07-09 09:58:35 -0700381#define SOFT_RESET_CTRL 0x38f4
382#define SOFT_RESET_DATA 0x38f8
Stefan Reinauer8e073822012-04-04 00:07:22 +0200383
384#define DIR_ROUTE(x,a,b,c,d) \
385 RCBA32(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
386 ((b) << DIR_IBR) | ((a) << DIR_IAR))
387
388#define RC 0x3400 /* 32bit */
389#define HPTC 0x3404 /* 32bit */
390#define GCS 0x3410 /* 32bit */
391#define BUC 0x3414 /* 32bit */
392#define PCH_DISABLE_GBE (1 << 5)
393#define FD 0x3418 /* 32bit */
394#define DISPBDF 0x3424 /* 16bit */
395#define FD2 0x3428 /* 32bit */
396#define CG 0x341c /* 32bit */
397
398/* Function Disable 1 RCBA 0x3418 */
Marc Jonese7ae96f2012-11-13 15:07:45 -0700399#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
Stefan Reinauer8e073822012-04-04 00:07:22 +0200400#define PCH_DISABLE_P2P (1 << 1)
401#define PCH_DISABLE_SATA1 (1 << 2)
402#define PCH_DISABLE_SMBUS (1 << 3)
403#define PCH_DISABLE_HD_AUDIO (1 << 4)
404#define PCH_DISABLE_EHCI2 (1 << 13)
405#define PCH_DISABLE_LPC (1 << 14)
406#define PCH_DISABLE_EHCI1 (1 << 15)
407#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
408#define PCH_DISABLE_THERMAL (1 << 24)
409#define PCH_DISABLE_SATA2 (1 << 25)
Marc Jonese7ae96f2012-11-13 15:07:45 -0700410#define PCH_DISABLE_XHCI (1 << 27)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200411
412/* Function Disable 2 RCBA 0x3428 */
413#define PCH_DISABLE_KT (1 << 4)
414#define PCH_DISABLE_IDER (1 << 3)
415#define PCH_DISABLE_MEI2 (1 << 2)
416#define PCH_DISABLE_MEI1 (1 << 1)
417#define PCH_ENABLE_DBDF (1 << 0)
418
419/* ICH7 GPIOBASE */
420#define GPIO_USE_SEL 0x00
421#define GP_IO_SEL 0x04
422#define GP_LVL 0x0c
423#define GPO_BLINK 0x18
424#define GPI_INV 0x2c
425#define GPIO_USE_SEL2 0x30
426#define GP_IO_SEL2 0x34
427#define GP_LVL2 0x38
428#define GPIO_USE_SEL3 0x40
429#define GP_IO_SEL3 0x44
430#define GP_LVL3 0x48
431#define GP_RST_SEL1 0x60
432#define GP_RST_SEL2 0x64
433#define GP_RST_SEL3 0x68
434
435/* ICH7 PMBASE */
436#define PM1_STS 0x00
437#define WAK_STS (1 << 15)
438#define PCIEXPWAK_STS (1 << 14)
439#define PRBTNOR_STS (1 << 11)
440#define RTC_STS (1 << 10)
441#define PWRBTN_STS (1 << 8)
442#define GBL_STS (1 << 5)
443#define BM_STS (1 << 4)
444#define TMROF_STS (1 << 0)
445#define PM1_EN 0x02
446#define PCIEXPWAK_DIS (1 << 14)
447#define RTC_EN (1 << 10)
448#define PWRBTN_EN (1 << 8)
449#define GBL_EN (1 << 5)
450#define TMROF_EN (1 << 0)
451#define PM1_CNT 0x04
452#define SLP_EN (1 << 13)
453#define SLP_TYP (7 << 10)
454#define SLP_TYP_S0 0
455#define SLP_TYP_S1 1
456#define SLP_TYP_S3 5
457#define SLP_TYP_S4 6
458#define SLP_TYP_S5 7
459#define GBL_RLS (1 << 2)
460#define BM_RLD (1 << 1)
461#define SCI_EN (1 << 0)
462#define PM1_TMR 0x08
463#define PROC_CNT 0x10
464#define LV2 0x14
465#define LV3 0x15
466#define LV4 0x16
467#define PM2_CNT 0x50 // mobile only
468#define GPE0_STS 0x20
469#define PME_B0_STS (1 << 13)
470#define PME_STS (1 << 11)
471#define BATLOW_STS (1 << 10)
472#define PCI_EXP_STS (1 << 9)
473#define RI_STS (1 << 8)
474#define SMB_WAK_STS (1 << 7)
475#define TCOSCI_STS (1 << 6)
476#define SWGPE_STS (1 << 2)
477#define HOT_PLUG_STS (1 << 1)
478#define GPE0_EN 0x28
479#define PME_B0_EN (1 << 13)
480#define PME_EN (1 << 11)
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700481#define TCOSCI_EN (1 << 6)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200482#define SMI_EN 0x30
483#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
484#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
485#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
486#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
487#define MCSMI_EN (1 << 11) // Trap microcontroller range access
488#define BIOS_RLS (1 << 7) // asserts SCI on bit set
489#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
490#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
491#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
492#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
493#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
494#define EOS (1 << 1) // End of SMI (deassert SMI#)
495#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
496#define SMI_STS 0x34
497#define ALT_GP_SMI_EN 0x38
498#define ALT_GP_SMI_STS 0x3a
499#define GPE_CNTL 0x42
500#define DEVACT_STS 0x44
501#define SS_CNT 0x50
502#define C3_RES 0x54
Duncan Laurie800e9502012-06-23 17:06:47 -0700503#define TCO1_STS 0x64
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700504#define DMISCI_STS (1 << 9)
Duncan Laurie800e9502012-06-23 17:06:47 -0700505#define TCO2_STS 0x66
Stefan Reinauer8e073822012-04-04 00:07:22 +0200506
507/*
508 * SPI Opcode Menu setup for SPIBAR lockdown
509 * should support most common flash chips.
510 */
511
512#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
513#define SPI_OPTYPE_0 0x01 /* Write, no address */
514
515#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
516#define SPI_OPTYPE_1 0x03 /* Write, address required */
517
518#define SPI_OPMENU_2 0x03 /* READ: Read Data */
519#define SPI_OPTYPE_2 0x02 /* Read, address required */
520
521#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
522#define SPI_OPTYPE_3 0x00 /* Read, no address */
523
524#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
525#define SPI_OPTYPE_4 0x03 /* Write, address required */
526
527#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
528#define SPI_OPTYPE_5 0x00 /* Read, no address */
529
530#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
531#define SPI_OPTYPE_6 0x03 /* Write, address required */
532
Duncan Laurie924342b2012-10-08 14:30:06 -0700533#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
534#define SPI_OPTYPE_7 0x02 /* Read, address required */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200535
536#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
537 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
538#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
539 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
540
541#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
542 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
543 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
544 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
545
546#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
547
Duncan Lauried4bc0672012-10-11 13:04:14 -0700548#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
549#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
550#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
551#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
552#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
553#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
554#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
555#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
556#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
557#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
558#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
559#define SPIBAR_FADDR 0x3808 /* SPI flash address */
560#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
561
Stefan Reinauer8e073822012-04-04 00:07:22 +0200562#endif /* __ACPI__ */
563#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */