blob: 44fa4ca6b044a109f9ec520c9ccc8ee70a61a056 [file] [log] [blame]
Morgan Tsai1602dd52007-10-29 21:00:14 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Morgan Tsai1602dd52007-10-29 21:00:14 +00003 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 * Copyright (C) 2007 Silicon Integrated Systems Corp. (SiS)
7 * Written by Morgan Tsai <my_tsai@sis.com> for SiS.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010021 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Morgan Tsai1602dd52007-10-29 21:00:14 +000022 */
23
Morgan Tsai1602dd52007-10-29 21:00:14 +000024#include <stdint.h>
Patrick Georgi12aba822009-04-30 07:07:22 +000025#include <string.h>
Morgan Tsai1602dd52007-10-29 21:00:14 +000026#include <device/pci_def.h>
27#include <device/pci_ids.h>
28#include <arch/io.h>
29#include <device/pnp_def.h>
Morgan Tsai1602dd52007-10-29 21:00:14 +000030#include <cpu/x86/lapic.h>
Edwin Beasanteb50c7d2010-07-06 21:05:04 +000031#include <pc80/mc146818rtc.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000032#include <console/console.h>
Uwe Hermann6dc92f02010-11-21 11:36:03 +000033#include <spd.h>
Morgan Tsai1602dd52007-10-29 21:00:14 +000034#include <cpu/amd/model_fxx_rev.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110035#include <southbridge/sis/sis966/sis966.h>
stepan836ae292010-12-08 05:42:47 +000036#include "southbridge/sis/sis966/early_smbus.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110037#include <northbridge/amd/amdk8/raminit.h>
Morgan Tsai1602dd52007-10-29 21:00:14 +000038#include "lib/delay.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110039#include <cpu/x86/lapic.h>
Morgan Tsai1602dd52007-10-29 21:00:14 +000040#include "northbridge/amd/amdk8/reset_test.c"
Edward O'Callaghanf2920022014-04-27 00:41:50 +100041#include <superio/ite/common/ite.h>
Edward O'Callaghan5c41ee62014-04-23 01:43:38 +100042#include <superio/ite/it8716f/it8716f.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110043#include <cpu/x86/bist.h>
Morgan Tsai1602dd52007-10-29 21:00:14 +000044#include "northbridge/amd/amdk8/debug.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000045#include "northbridge/amd/amdk8/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000046#include "southbridge/sis/sis966/early_ctrl.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000047
Morgan Tsai218c2652007-11-02 16:09:58 +000048#define SERIAL_DEV PNP_DEV(0x2e, IT8716F_SP1)
Edward O'Callaghan5c41ee62014-04-23 01:43:38 +100049#define CLKIN_DEV PNP_DEV(0x2e, IT8716F_GPIO)
Morgan Tsai1602dd52007-10-29 21:00:14 +000050
Uwe Hermann7b997052010-11-21 22:47:22 +000051static void memreset(int controllers, const struct mem_controller *ctrl) { }
52static void activate_spd_rom(const struct mem_controller *ctrl) { }
Morgan Tsai1602dd52007-10-29 21:00:14 +000053
54static inline int spd_read_byte(unsigned device, unsigned address)
55{
56 return smbus_read_byte(device, address);
57}
58
Edward O'Callaghan77757c22015-01-04 21:33:39 +110059#include <northbridge/amd/amdk8/f.h>
Morgan Tsai1602dd52007-10-29 21:00:14 +000060#include "northbridge/amd/amdk8/incoherent_ht.c"
Stefan Reinauer23836e22010-04-15 12:39:29 +000061#include "northbridge/amd/amdk8/coherent_ht.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000062#include "northbridge/amd/amdk8/raminit_f.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +000063#include "lib/generic_sdram.c"
Morgan Tsai218c2652007-11-02 16:09:58 +000064#include "resourcemap.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000065#include "cpu/amd/dualcore/dualcore.c"
66
67#define SIS966_NUM 1
68#define SIS966_USE_NIC 1
69#define SIS966_USE_AZA 1
70
71#define SIS966_PCI_E_X_0 0
72
73#define SIS966_MB_SETUP \
74 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x44,/* GPIO38 PCI_REQ3 */ \
75 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x44,/* GPIO39 PCI_GNT3 */ \
76 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x44,/* GPIO40 PCI_GNT2 */ \
77 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x44,/* GPIO41 PCI_REQ2 */ \
78 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
79 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
80
Edward O'Callaghan77757c22015-01-04 21:33:39 +110081#include <southbridge/sis/sis966/early_setup_ss.h>
Morgan Tsai1602dd52007-10-29 21:00:14 +000082#include "cpu/amd/model_fxx/init_cpus.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000083#include "cpu/amd/model_fxx/fidvid.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000084#include "northbridge/amd/amdk8/early_ht.c"
85
Morgan Tsai1602dd52007-10-29 21:00:14 +000086static void sio_setup(void)
87{
Morgan Tsai1602dd52007-10-29 21:00:14 +000088 uint32_t dword;
89 uint8_t byte;
90
91 byte = pci_read_config8(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0x7b);
Morgan Tsai218c2652007-11-02 16:09:58 +000092 byte |= 0x20;
Morgan Tsai1602dd52007-10-29 21:00:14 +000093 pci_write_config8(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0x7b, byte);
Morgan Tsai218c2652007-11-02 16:09:58 +000094
Morgan Tsai1602dd52007-10-29 21:00:14 +000095 dword = pci_read_config32(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0xa0);
96 dword |= (1<<0);
97 pci_write_config32(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0xa0, dword);
Morgan Tsai218c2652007-11-02 16:09:58 +000098
Morgan Tsai1602dd52007-10-29 21:00:14 +000099 dword = pci_read_config32(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0xa4);
100 dword |= (1<<16);
101 pci_write_config32(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0xa4, dword);
102}
103
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000104void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Morgan Tsai1602dd52007-10-29 21:00:14 +0000105{
106 static const uint16_t spd_addr [] = {
Uwe Hermann7b997052010-11-21 22:47:22 +0000107 // Node 0
108 DIMM0, DIMM2, 0, 0,
109 DIMM1, DIMM3, 0, 0,
110 // Node 1
111 DIMM4, DIMM6, 0, 0,
112 DIMM5, DIMM7, 0, 0,
Morgan Tsai1602dd52007-10-29 21:00:14 +0000113 };
114
Patrick Georgibbc880e2012-11-20 18:20:56 +0100115 struct sys_info *sysinfo = &sysinfo_car;
Morgan Tsai1602dd52007-10-29 21:00:14 +0000116 int needs_reset = 0;
117 unsigned bsp_apicid = 0;
118
Patrick Georgi2bd91002010-03-18 16:46:50 +0000119 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000120 /* Nothing special needs to be done to find bus 0 */
121 /* Allow the HT devices to be found */
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000122 enumerate_ht_chain();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000123 sio_setup();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000124 }
125
Uwe Hermann7b997052010-11-21 22:47:22 +0000126 if (bist == 0)
Morgan Tsai1602dd52007-10-29 21:00:14 +0000127 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000128
Edward O'Callaghanf2920022014-04-27 00:41:50 +1000129 ite_conf_clkin(CLKIN_DEV, ITE_UART_CLK_PREDIVIDE_48);
130 ite_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000131
132 setup_mb_resource_map();
133
Stefan Reinauer42fa7fe2011-04-20 20:54:07 +0000134 console_init();
Morgan Tsai218c2652007-11-02 16:09:58 +0000135
Morgan Tsai1602dd52007-10-29 21:00:14 +0000136 /* Halt if there was a built in self test failure */
137 report_bist_failure(bist);
138
Myles Watson08e0fb82010-03-22 16:33:25 +0000139 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000140
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000141 print_debug("bsp_apicid="); print_debug_hex8(bsp_apicid); print_debug("\n");
Morgan Tsai1602dd52007-10-29 21:00:14 +0000142
Morgan Tsai1602dd52007-10-29 21:00:14 +0000143 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
Morgan Tsai1602dd52007-10-29 21:00:14 +0000144 setup_coherent_ht_domain(); // routing table and start other core0
145
146 wait_all_core0_started();
Patrick Georgie1667822012-05-05 15:29:32 +0200147#if CONFIG_LOGICAL_CPUS
Morgan Tsai1602dd52007-10-29 21:00:14 +0000148 // It is said that we should start core1 after all core0 launched
149 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
150 * So here need to make sure last core0 is started, esp for two way system,
151 * (there may be apic id conflicts in that case)
152 */
153 start_other_cores();
154 wait_all_other_cores_started(bsp_apicid);
155#endif
156
157 /* it will set up chains and store link pair for optimization later */
158 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
159
Patrick Georgi76e81522010-11-16 21:25:29 +0000160#if CONFIG_SET_FIDVID
Morgan Tsai1602dd52007-10-29 21:00:14 +0000161 {
162 msr_t msr;
163 msr=rdmsr(0xc0010042);
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000164 print_debug("begin msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
Morgan Tsai1602dd52007-10-29 21:00:14 +0000165 }
Morgan Tsai1602dd52007-10-29 21:00:14 +0000166 enable_fid_change();
Morgan Tsai1602dd52007-10-29 21:00:14 +0000167 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000168 init_fidvid_bsp(bsp_apicid);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000169 // show final fid and vid
170 {
171 msr_t msr;
172 msr=rdmsr(0xc0010042);
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000173 print_debug("end msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
Morgan Tsai1602dd52007-10-29 21:00:14 +0000174 }
175#endif
176
177 needs_reset |= optimize_link_coherent_ht();
178 needs_reset |= optimize_link_incoherent_ht(sysinfo);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000179
180 // fidvid change will issue one LDTSTOP and the HT change will be effective too
181 if (needs_reset) {
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000182 print_info("ht reset -\n");
Morgan Tsai1602dd52007-10-29 21:00:14 +0000183 soft_reset();
184 }
185 allow_all_aps_stop(bsp_apicid);
186
187 //It's the time to set ctrl in sysinfo now;
188 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
189
190 sis_init_stage1();
Morgan Tsai218c2652007-11-02 16:09:58 +0000191 enable_smbus();
192
Morgan Tsai1602dd52007-10-29 21:00:14 +0000193 //do we need apci timer, tsc...., only debug need it for better output
194 /* all ap stopped? */
195// init_timer(); // Need to use TMICT to synconize FID/VID
196
197 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
198
199 sis_init_stage2();
200 post_cache_as_ram(); // bsp swtich stack to ram and copy sysinfo ram now
Morgan Tsai1602dd52007-10-29 21:00:14 +0000201}