blob: 3cb012e97860b8bc40c259cb3db354112ca870ea [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
Patrick Georgi0588d192009-08-12 15:00:51 +000016
Uwe Hermannad8c95f2012-04-12 22:00:03 +020017mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000018
Uwe Hermannc04be932009-10-05 13:55:28 +000019menu "General setup"
20
21config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000022 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000023 help
24 Append an extra string to the end of the coreboot version.
25
Uwe Hermann168b11b2009-10-07 16:15:40 +000026 This can be useful if, for instance, you want to append the
27 respective board's hostname or some other identifying string to
28 the coreboot version number, so that you can easily distinguish
29 boot logs of different boards from each other.
30
Patrick Georgi4b8a2412010-02-09 19:35:16 +000031config CBFS_PREFIX
32 string "CBFS prefix to use"
33 default "fallback"
34 help
35 Select the prefix to all files put into the image. It's "fallback"
36 by default, "normal" is a common alternative.
37
Vadim Bendeburyadcb0952014-05-01 12:23:09 -070038config COMMON_CBFS_SPI_WRAPPER
39 bool
40 default n
41 depends on SPI_FLASH
42 depends on !ARCH_X86
43 help
44 Use common wrapper to interface CBFS to SPI bootrom.
45
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080046config MULTIPLE_CBFS_INSTANCES
Martin Roth595e7772015-04-26 18:53:26 -060047 bool "Multiple CBFS instances in the bootrom"
48 default n
Martin Roth595e7772015-04-26 18:53:26 -060049 help
50 Account for the firmware image containing more than one CBFS
51 instance. Locations of instances are known at build time and are
52 communicated between coreboot stages to make sure the next stage is
53 loaded from the appropriate instance.
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080054
Patrick Georgi23d89cc2010-03-16 01:17:19 +000055choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020056 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000057 default COMPILER_GCC
58 help
59 This option allows you to select the compiler used for building
60 coreboot.
Martin Rotha5a628e82016-01-19 12:01:09 -070061 You must build the coreboot crosscompiler for the board that you
62 have selected.
63
64 To build all the GCC crosscompilers (takes a LONG time), run:
65 make crossgcc
66
67 For help on individual architectures, run the command:
68 make help_toolchain
Patrick Georgi23d89cc2010-03-16 01:17:19 +000069
70config COMPILER_GCC
71 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020072 help
73 Use the GNU Compiler Collection (GCC) to build coreboot.
74
75 For details see http://gcc.gnu.org.
76
Patrick Georgi23d89cc2010-03-16 01:17:19 +000077config COMPILER_LLVM_CLANG
Martin Rotha5a628e82016-01-19 12:01:09 -070078 bool "LLVM/clang (TESTING ONLY - Not currently working)"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020079 help
Martin Rotha5a628e82016-01-19 12:01:09 -070080 Use LLVM/clang to build coreboot. To use this, you must build the
81 coreboot version of the clang compiler. Run the command
82 make clang
83 Note that this option is not currently working correctly and should
84 really only be selected if you're trying to work on getting clang
85 operational.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020086
87 For details see http://clang.llvm.org.
88
Patrick Georgi23d89cc2010-03-16 01:17:19 +000089endchoice
90
Patrick Georgi9b0de712013-12-29 18:45:23 +010091config ANY_TOOLCHAIN
92 bool "Allow building with any toolchain"
93 default n
94 depends on COMPILER_GCC
95 help
96 Many toolchains break when building coreboot since it uses quite
97 unusual linker features. Unless developers explicitely request it,
98 we'll have to assume that they use their distro compiler by mistake.
99 Make sure that using patched compilers is a conscious decision.
100
Patrick Georgi516a2a72010-03-25 21:45:25 +0000101config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200102 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000103 default n
104 help
105 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106
107 Requires the ccache utility in your system $PATH.
108
109 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000110
Sol Boucher69b88bf2015-02-26 11:47:19 -0800111config FMD_GENPARSER
112 bool "Generate flashmap descriptor parser using flex and bison"
113 default n
Sol Boucher69b88bf2015-02-26 11:47:19 -0800114 help
115 Enable this option if you are working on the flashmap descriptor
116 parser and made changes to fmd_scanner.l or fmd_parser.y.
117
118 Otherwise, say N to use the provided pregenerated scanner/parser.
119
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000120config SCONFIG_GENPARSER
121 bool "Generate SCONFIG parser using flex and bison"
122 default n
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000123 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200124 Enable this option if you are working on the sconfig device tree
Sol Boucher69b88bf2015-02-26 11:47:19 -0800125 parser and made changes to sconfig.l or sconfig.y.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200126
Sol Boucher69b88bf2015-02-26 11:47:19 -0800127 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000128
Joe Korty6d772522010-05-19 18:41:15 +0000129config USE_OPTION_TABLE
130 bool "Use CMOS for configuration values"
131 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000132 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000133 help
134 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200135 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000136
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600137config STATIC_OPTION_TABLE
138 bool "Load default configuration values into CMOS on each boot"
139 default n
140 depends on USE_OPTION_TABLE
141 help
142 Enable this option to reset "CMOS" NVRAM values to default on
143 every boot. Use this if you want the NVRAM configuration to
144 never be modified from its default values.
145
Julius Wernercdf92ea2014-12-09 12:18:00 -0800146config UNCOMPRESSED_RAMSTAGE
147 bool
148 default n
149
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000150config COMPRESS_RAMSTAGE
151 bool "Compress ramstage with LZMA"
Julius Wernercdf92ea2014-12-09 12:18:00 -0800152 default y if !UNCOMPRESSED_RAMSTAGE
153 default n
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000154 help
155 Compress ramstage to save memory in the flash image. Note
156 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200157 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000158
Julius Werner09f29212015-09-29 13:51:35 -0700159config COMPRESS_PRERAM_STAGES
160 bool "Compress romstage and verstage with LZ4"
Martin Rothf2e04612016-03-09 15:50:23 -0700161 depends on !ARCH_X86
162 default y
Julius Werner09f29212015-09-29 13:51:35 -0700163 help
164 Compress romstage and (if it exists) verstage with LZ4 to save flash
165 space and speed up boot, since the time for reading the image from SPI
166 (and in the vboot case verifying it) is usually much greater than the
167 time spent decompressing. Doesn't work for XIP stages (assume all
168 ARCH_X86 for now) for obvious reasons.
169
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200170config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200171 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200172 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200173 help
174 Include the .config file that was used to compile coreboot
175 in the (CBFS) ROM image. This is useful if you want to know which
176 options were used to build a specific coreboot.rom image.
177
Daniele Forsi53847a22014-07-22 18:00:56 +0200178 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200179
180 You can use the following command to easily list the options:
181
182 grep -a CONFIG_ coreboot.rom
183
184 Alternatively, you can also use cbfstool to print the image
185 contents (including the raw 'config' item we're looking for).
186
187 Example:
188
189 $ cbfstool coreboot.rom print
190 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
191 offset 0x0
192 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600193
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200194 Name Offset Type Size
195 cmos_layout.bin 0x0 cmos layout 1159
196 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200197 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200198 fallback/payload 0x80dc0 payload 51526
199 config 0x8d740 raw 3324
200 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200201
Furquan Shaikh94b18a12016-05-04 23:25:16 -0700202config NO_XIP_EARLY_STAGES
203 bool
204 default n if ARCH_X86
205 default y
206 help
Furquan Shaikhd5583a52016-06-01 01:53:18 -0700207 Identify if early stages are eXecute-In-Place(XIP).
Furquan Shaikh94b18a12016-05-04 23:25:16 -0700208
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300209config EARLY_CBMEM_INIT
Kyösti Mälkki3bf38542014-12-18 22:22:04 +0200210 def_bool !LATE_CBMEM_INIT
211
Lee Leahye2422e32016-07-24 19:52:15 -0700212config EARLY_CBMEM_LIST
213 bool
214 default n
215 help
216 Enable display of CBMEM during romstage and postcar.
217
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700218config COLLECT_TIMESTAMPS
219 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300220 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700221 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200222 Make coreboot create a table of timer-ID/timer-value pairs to
223 allow measuring time spent at different phases of the boot process.
224
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200225config USE_BLOBS
226 bool "Allow use of binary-only repository"
227 default n
228 help
229 This draws in the blobs repository, which contains binary files that
230 might be required for some chipsets or boards.
231 This flag ensures that a "Free" option remains available for users.
232
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800233config COVERAGE
234 bool "Code coverage support"
235 depends on COMPILER_GCC
236 default n
237 help
238 Add code coverage support for coreboot. This will store code
239 coverage information in CBMEM for extraction from user space.
240 If unsure, say N.
241
Stefan Reinauer58470e32014-10-17 13:08:36 +0200242config RELOCATABLE_MODULES
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200243 bool
Stefan Reinauer58470e32014-10-17 13:08:36 +0200244 default n
245 help
246 If RELOCATABLE_MODULES is selected then support is enabled for
247 building relocatable modules in the RAM stage. Those modules can be
248 loaded anywhere and all the relocations are handled automatically.
249
250config RELOCATABLE_RAMSTAGE
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200251 depends on EARLY_CBMEM_INIT
Stefan Reinauer58470e32014-10-17 13:08:36 +0200252 bool "Build the ramstage to be relocatable in 32-bit address space."
253 default n
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200254 select RELOCATABLE_MODULES
Stefan Reinauer58470e32014-10-17 13:08:36 +0200255 help
256 The reloctable ramstage support allows for the ramstage to be built
257 as a relocatable module. The stage loader can identify a place
258 out of the OS way so that copying memory is unnecessary during an S3
259 wake. When selecting this option the romstage is responsible for
260 determing a stack location to use for loading the ramstage.
261
262config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
263 depends on RELOCATABLE_RAMSTAGE
264 bool "Cache the relocated ramstage outside of cbmem."
265 default n
266 help
267 The relocated ramstage is saved in an area specified by the
268 by the board and/or chipset.
269
Furquan Shaikh1e162bf2016-05-06 09:20:35 -0700270config NO_STAGE_CACHE
271 bool
272 default n
273 help
274 Do not save any component in stage cache for resume path. On resume,
275 all components would be read back from CBFS again.
276
Julius Werner86fc11d2015-10-09 13:37:58 -0700277# TODO: This doesn't belong here, move to src/arch/x86/Kconfig
Stefan Reinauer58470e32014-10-17 13:08:36 +0200278choice
279 prompt "Bootblock behaviour"
280 default BOOTBLOCK_SIMPLE
281
282config BOOTBLOCK_SIMPLE
283 bool "Always load fallback"
284
285config BOOTBLOCK_NORMAL
286 bool "Switch to normal if CMOS says so"
287
288endchoice
289
Julius Werner86fc11d2015-10-09 13:37:58 -0700290# To be selected by arch, SoC or mainboard if it does not want use the normal
291# src/lib/bootblock.c#main() C entry point.
292config BOOTBLOCK_CUSTOM
293 bool
294 default n
295
Stefan Reinauer58470e32014-10-17 13:08:36 +0200296config BOOTBLOCK_SOURCE
297 string
298 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
299 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
300
Alexandru Gagniucee464b12015-10-02 18:01:18 -0700301# To be selected by arch or platform if a C environment is available during the
302# bootblock. Normally this signifies availability of RW memory (e.g. SRAM).
303config C_ENVIRONMENT_BOOTBLOCK
Martin Roth95f33f4e2016-01-21 12:30:52 -0700304 bool
305 default n
Alexandru Gagniucee464b12015-10-02 18:01:18 -0700306
Timothy Pearson44724082015-03-16 11:47:45 -0500307config SKIP_MAX_REBOOT_CNT_CLEAR
308 bool "Do not clear reboot count after successful boot"
309 default n
Timothy Pearson3bfd7cc2015-11-01 02:13:17 -0600310 depends on BOOTBLOCK_NORMAL
Timothy Pearson44724082015-03-16 11:47:45 -0500311 help
312 Do not clear the reboot count immediately after successful boot.
313 Set to allow the payload to control normal/fallback image recovery.
Timothy Pearson3bfd7cc2015-11-01 02:13:17 -0600314 Note that it is the responsibility of the payload to reset the
315 normal boot bit to 1 after each successsful boot.
Timothy Pearson44724082015-03-16 11:47:45 -0500316
Stefan Reinauer58470e32014-10-17 13:08:36 +0200317config UPDATE_IMAGE
318 bool "Update existing coreboot.rom image"
319 default n
320 help
321 If this option is enabled, no new coreboot.rom file
322 is created. Instead it is expected that there already
323 is a suitable file for further processing.
324 The bootblock will not be modified.
325
Martin Roth5942e062016-01-20 14:59:21 -0700326 If unsure, select 'N'
327
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700328config GENERIC_GPIO_LIB
329 bool
330 default n
331 help
332 If enabled, compile the generic GPIO library. A "generic" GPIO
333 implies configurability usually found on SoCs, particularly the
334 ability to control internal pull resistors.
335
336config BOARD_ID_AUTO
337 bool
338 default n
339 help
340 Mainboards that can read a board ID from the hardware straps
341 (ie. GPIO) select this configuration option.
342
343config BOARD_ID_MANUAL
Vladimir Serbinenko1e161422015-05-30 22:47:22 +0200344 bool
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700345 default n
346 depends on !BOARD_ID_AUTO
347 help
348 If you want to maintain a board ID, but the hardware does not
349 have straps to automatically determine the ID, you can say Y
350 here and add a file named 'board_id' to CBFS. If you don't know
351 what this is about, say N.
352
353config BOARD_ID_STRING
354 string "Board ID"
355 default "(none)"
356 depends on BOARD_ID_MANUAL
357 help
358 This string is placed in the 'board_id' CBFS file for indicating
359 board type.
360
David Hendricks627b3bd2014-11-03 17:42:09 -0800361config RAM_CODE_SUPPORT
Vladimir Serbinenko8ef9c562015-05-30 22:55:44 +0200362 bool
David Hendricks627b3bd2014-11-03 17:42:09 -0800363 default n
364 help
365 If enabled, coreboot discovers RAM configuration (value obtained by
366 reading board straps) and stores it in coreboot table.
367
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400368config BOOTSPLASH_IMAGE
369 bool "Add a bootsplash image"
370 help
371 Select this option if you have a bootsplash image that you would
372 like to add to your ROM.
373
374 This will only add the image to the ROM. To actually run it check
375 options under 'Display' section.
376
377config BOOTSPLASH_FILE
378 string "Bootsplash path and filename"
379 depends on BOOTSPLASH_IMAGE
380 default "bootsplash.jpg"
381 help
382 The path and filename of the file to use as graphical bootsplash
383 screen. The file format has to be jpg.
384
Uwe Hermannc04be932009-10-05 13:55:28 +0000385endmenu
386
Martin Roth026e4dc2015-06-19 23:17:15 -0600387menu "Mainboard"
388
Stefan Reinauera48ca842015-04-04 01:58:28 +0200389source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000390
Martin Roth59ff3402016-02-09 09:06:46 -0700391# defaults for CBFS_SIZE are set at the end of the file.
Martin Roth026e4dc2015-06-19 23:17:15 -0600392config CBFS_SIZE
393 hex "Size of CBFS filesystem in ROM"
Martin Roth026e4dc2015-06-19 23:17:15 -0600394 help
395 This is the part of the ROM actually managed by CBFS, located at the
396 end of the ROM (passed through cbfstool -o) on x86 and at at the start
397 of the ROM (passed through cbfstool -s) everywhere else. It defaults
398 to span the whole ROM on all but Intel systems that use an Intel Firmware
399 Descriptor. It can be overridden to make coreboot live alongside other
400 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
401 binaries.
402
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200403config FMDFILE
404 string "fmap description file in fmd format"
Patrick Georgi5d7ab392015-12-12 00:23:15 +0100405 default "src/mainboard/$(CONFIG_MAINBOARD_DIR)/chromeos.fmd" if CHROMEOS
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200406 default ""
407 help
408 The build system creates a default FMAP from ROM_SIZE and CBFS_SIZE,
409 but in some cases more complex setups are required.
410 When an fmd is specified, it overrides the default format.
411
Vadim Bendebury26588702016-06-02 20:43:19 -0700412config MAINBOARD_HAS_TPM2
413 bool
414 default n
415 help
416 There is a TPM device installed on the mainboard, and it is
417 compliant with version 2 TCG TPM specification. Could be connected
418 over LPC, SPI or I2C.
419
Martin Rothda1ca202015-12-26 16:51:16 -0700420endmenu
421
Martin Rothb09a5692016-01-24 19:38:33 -0700422# load site-local kconfig to allow user specific defaults and overrides
423source "site-local/Kconfig"
424
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200425config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600426 default n
427 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200428
Werner Zehc0fb3612016-01-14 15:08:36 +0100429config CBFS_AUTOGEN_ATTRIBUTES
430 default n
431 bool
432 help
433 If this option is selected, every file in cbfs which has a constraint
434 regarding position or alignment will get an additional file attribute
435 which describes this constraint.
436
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000437menu "Chipset"
438
Duncan Lauried2119762015-06-08 18:11:56 -0700439comment "SoC"
440source "src/soc/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000441comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200442source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000443comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200444source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000445comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200446source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000447comment "Super I/O"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200448source "src/superio/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000449comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200450source "src/ec/acpi/Kconfig"
451source "src/ec/*/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800452# FIXME move to vendorcode
Marc Jones78687972015-04-22 23:16:31 -0600453source "src/drivers/intel/fsp1_0/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000454
Martin Roth59aa2b12015-06-20 16:17:12 -0600455source "src/southbridge/intel/common/firmware/Kconfig"
Furquan Shaikh2a12e2e2016-07-25 11:48:03 -0700456source "src/vboot/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600457source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600458
Martin Rothe1523ec2015-06-19 22:30:43 -0600459source "src/arch/*/Kconfig"
460
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000461endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000462
Stefan Reinauera48ca842015-04-04 01:58:28 +0200463source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800464
Rudolf Marekd9c25492010-05-16 15:31:53 +0000465menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200466source "src/drivers/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800467source "src/drivers/*/*/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000468endmenu
469
Martin Roth09210a12016-05-17 11:28:23 -0600470source "src/acpi/Kconfig"
471
Patrick Georgi0770f252015-04-22 13:28:21 +0200472config RTC
473 bool
474 default n
475
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700476config TPM
477 bool
478 default n
Vadim Bendebury26588702016-06-02 20:43:19 -0700479 select LPC_TPM if MAINBOARD_HAS_LPC_TPM
480 select I2C_TPM if !MAINBOARD_HAS_LPC_TPM && !SPI_TPM
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700481 help
482 Enable this option to enable TPM support in coreboot.
483
484 If unsure, say N.
485
Vadim Bendebury26588702016-06-02 20:43:19 -0700486config TPM2
487 bool
488 select LPC_TPM if MAINBOARD_HAS_LPC_TPM
489 select I2C_TPM if !MAINBOARD_HAS_LPC_TPM && !SPI_TPM
490 help
491 Enable this option to enable TPM2 support in coreboot.
492
493 If unsure, say N.
494
Patrick Georgi0588d192009-08-12 15:00:51 +0000495config HEAP_SIZE
496 hex
Myles Watson04000f42009-10-16 19:12:49 +0000497 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000498
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700499config STACK_SIZE
500 hex
Julius Werner66a476a2015-10-12 16:45:21 -0700501 default 0x1000 if ARCH_X86
502 default 0x0
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700503
Patrick Georgi0588d192009-08-12 15:00:51 +0000504config MAX_CPUS
505 int
506 default 1
507
508config MMCONF_SUPPORT_DEFAULT
509 bool
510 default n
511
512config MMCONF_SUPPORT
513 bool
514 default n
515
Stefan Reinauera48ca842015-04-04 01:58:28 +0200516source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000517
518config HAVE_ACPI_RESUME
519 bool
520 default n
521
Aaron Durbin87c9fae2016-01-22 15:26:04 -0600522config RESUME_PATH_SAME_AS_BOOT
523 bool
524 default y if ARCH_X86
525 depends on HAVE_ACPI_RESUME
526 help
527 This option indicates that when a system resumes it takes the
528 same path as a regular boot. e.g. an x86 system runs from the
529 reset vector at 0xfffffff0 on both resume and warm/cold boot.
530
Patrick Georgi0588d192009-08-12 15:00:51 +0000531config HAVE_HARD_RESET
532 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000533 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000534 help
535 This variable specifies whether a given board has a hard_reset
536 function, no matter if it's provided by board code or chipset code.
537
Timothy Pearson44d53422015-05-18 16:04:10 -0500538config HAVE_ROMSTAGE_CONSOLE_SPINLOCK
539 bool
Kyösti Mälkkib5664de2016-07-08 13:33:00 +0300540 depends on EARLY_CBMEM_INIT
Timothy Pearson44d53422015-05-18 16:04:10 -0500541 default n
542
Timothy Pearson7b22d842015-08-28 19:52:05 -0500543config HAVE_ROMSTAGE_NVRAM_CBFS_SPINLOCK
544 bool
Kyösti Mälkkib5664de2016-07-08 13:33:00 +0300545 depends on EARLY_CBMEM_INIT
Timothy Pearson7b22d842015-08-28 19:52:05 -0500546 default n
547 help
548 This should be enabled on certain plaforms, such as the AMD
549 SR565x, that cannot handle concurrent CBFS accesses from
550 multiple APs during early startup.
551
Timothy Pearsonc764c742015-08-28 20:48:17 -0500552config HAVE_ROMSTAGE_MICROCODE_CBFS_SPINLOCK
553 bool
Kyösti Mälkkib5664de2016-07-08 13:33:00 +0300554 depends on EARLY_CBMEM_INIT
Timothy Pearsonc764c742015-08-28 20:48:17 -0500555 default n
556
Aaron Durbina4217912013-04-29 22:31:51 -0500557config HAVE_MONOTONIC_TIMER
558 def_bool n
559 help
560 The board/chipset provides a monotonic timer.
561
Aaron Durbine5e36302014-09-25 10:05:15 -0500562config GENERIC_UDELAY
563 def_bool n
564 depends on HAVE_MONOTONIC_TIMER
565 help
566 The board/chipset uses a generic udelay function utilizing the
567 monotonic timer.
568
Aaron Durbin340ca912013-04-30 09:58:12 -0500569config TIMER_QUEUE
570 def_bool n
571 depends on HAVE_MONOTONIC_TIMER
572 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300573 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500574
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500575config COOP_MULTITASKING
576 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500577 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500578 help
579 Cooperative multitasking allows callbacks to be multiplexed on the
580 main thread of ramstage. With this enabled it allows for multiple
581 execution paths to take place when they have udelay() calls within
582 their code.
583
584config NUM_THREADS
585 int
586 default 4
587 depends on COOP_MULTITASKING
588 help
589 How many execution threads to cooperatively multitask with.
590
Patrick Georgi0588d192009-08-12 15:00:51 +0000591config HAVE_OPTION_TABLE
592 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000593 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000594 help
595 This variable specifies whether a given board has a cmos.layout
596 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000597 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000598
Patrick Georgi0588d192009-08-12 15:00:51 +0000599config PIRQ_ROUTE
600 bool
601 default n
602
603config HAVE_SMI_HANDLER
604 bool
605 default n
606
607config PCI_IO_CFG_EXT
608 bool
609 default n
610
611config IOAPIC
612 bool
613 default n
614
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200615config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700616 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200617 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700618
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000619# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000620config VIDEO_MB
621 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000622 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000623
Myles Watson45bb25f2009-09-22 18:49:08 +0000624config USE_WATCHDOG_ON_BOOT
625 bool
626 default n
627
628config VGA
629 bool
630 default n
631 help
632 Build board-specific VGA code.
633
634config GFXUMA
635 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000636 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000637 help
638 Enable Unified Memory Architecture for graphics.
639
Myles Watsonb8e20272009-10-15 13:35:47 +0000640config HAVE_ACPI_TABLES
641 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000642 help
643 This variable specifies whether a given board has ACPI table support.
644 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000645
646config HAVE_MP_TABLE
647 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000648 help
649 This variable specifies whether a given board has MP table support.
650 It is usually set in mainboard/*/Kconfig.
651 Whether or not the MP table is actually generated by coreboot
652 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000653
654config HAVE_PIRQ_TABLE
655 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000656 help
657 This variable specifies whether a given board has PIRQ table support.
658 It is usually set in mainboard/*/Kconfig.
659 Whether or not the PIRQ table is actually generated by coreboot
660 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000661
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500662config MAX_PIRQ_LINKS
663 int
664 default 4
665 help
666 This variable specifies the number of PIRQ interrupt links which are
667 routable. On most chipsets, this is 4, INTA through INTD. Some
668 chipsets offer more than four links, commonly up to INTH. They may
669 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
670 table specifies links greater than 4, pirq_route_irqs will not
671 function properly, unless this variable is correctly set.
672
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200673config COMMON_FADT
674 bool
675 default n
676
Aaron Durbin9420a522015-11-17 16:31:00 -0600677config ACPI_NHLT
678 bool
679 default n
680 help
681 Build support for NHLT (non HD Audio) ACPI table generation.
682
Myles Watsond73c1b52009-10-26 15:14:07 +0000683#These Options are here to avoid "undefined" warnings.
684#The actual selection and help texts are in the following menu.
685
Uwe Hermann168b11b2009-10-07 16:15:40 +0000686menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000687
Myles Watsonb8e20272009-10-15 13:35:47 +0000688config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800689 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
690 bool
691 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000692 help
693 Generate an MP table (conforming to the Intel MultiProcessor
694 specification 1.4) for this board.
695
696 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000697
Myles Watsonb8e20272009-10-15 13:35:47 +0000698config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800699 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
700 bool
701 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000702 help
703 Generate a PIRQ table for this board.
704
705 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000706
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200707config GENERATE_SMBIOS_TABLES
708 depends on ARCH_X86
709 bool "Generate SMBIOS tables"
710 default y
711 help
712 Generate SMBIOS tables for this board.
713
714 If unsure, say Y.
715
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200716config SMBIOS_PROVIDED_BY_MOBO
717 bool
718 default n
719
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200720config MAINBOARD_SERIAL_NUMBER
721 string "SMBIOS Serial Number"
722 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200723 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200724 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600725 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200726 The Serial Number to store in SMBIOS structures.
727
728config MAINBOARD_VERSION
729 string "SMBIOS Version Number"
730 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200731 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200732 default "1.0"
733 help
734 The Version Number to store in SMBIOS structures.
735
736config MAINBOARD_SMBIOS_MANUFACTURER
737 string "SMBIOS Manufacturer"
738 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200739 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200740 default MAINBOARD_VENDOR
741 help
742 Override the default Manufacturer stored in SMBIOS structures.
743
744config MAINBOARD_SMBIOS_PRODUCT_NAME
745 string "SMBIOS Product name"
746 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200747 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200748 default MAINBOARD_PART_NUMBER
749 help
750 Override the default Product name stored in SMBIOS structures.
751
Myles Watson45bb25f2009-09-22 18:49:08 +0000752endmenu
753
Martin Roth21c06502016-02-04 19:52:27 -0700754source "payloads/Kconfig"
Peter Stugea758ca22009-09-17 16:21:31 +0000755
Uwe Hermann168b11b2009-10-07 16:15:40 +0000756menu "Debugging"
757
758# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000759config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000760 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200761 default n
Denis 'GNUtoo' Carikli3747ba12015-12-10 22:04:56 +0100762 depends on CONSOLE_SERIAL
Patrick Georgi0588d192009-08-12 15:00:51 +0000763 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000764 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000765 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000766
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200767config GDB_WAIT
768 bool "Wait for a GDB connection"
769 default n
770 depends on GDB_STUB
771 help
772 If enabled, coreboot will wait for a GDB connection.
773
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800774config FATAL_ASSERTS
775 bool "Halt when hitting a BUG() or assertion error"
776 default n
777 help
778 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
779
Stefan Reinauerfe422182012-05-02 16:33:18 -0700780config DEBUG_CBFS
781 bool "Output verbose CBFS debug messages"
782 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700783 help
784 This option enables additional CBFS related debug messages.
785
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000786config HAVE_DEBUG_RAM_SETUP
787 def_bool n
788
Uwe Hermann01ce6012010-03-05 10:03:50 +0000789config DEBUG_RAM_SETUP
790 bool "Output verbose RAM init debug messages"
791 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000792 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000793 help
794 This option enables additional RAM init related debug messages.
795 It is recommended to enable this when debugging issues on your
796 board which might be RAM init related.
797
798 Note: This option will increase the size of the coreboot image.
799
800 If unsure, say N.
801
Patrick Georgie82618d2010-10-01 14:50:12 +0000802config HAVE_DEBUG_CAR
803 def_bool n
804
Peter Stuge5015f792010-11-10 02:00:32 +0000805config DEBUG_CAR
806 def_bool n
807 depends on HAVE_DEBUG_CAR
808
809if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000810# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
811# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000812config DEBUG_CAR
813 bool "Output verbose Cache-as-RAM debug messages"
814 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000815 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000816 help
817 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000818endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000819
Myles Watson80e914ff2010-06-01 19:25:31 +0000820config DEBUG_PIRQ
821 bool "Check PIRQ table consistency"
822 default n
823 depends on GENERATE_PIRQ_TABLE
824 help
825 If unsure, say N.
826
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000827config HAVE_DEBUG_SMBUS
828 def_bool n
829
Uwe Hermann01ce6012010-03-05 10:03:50 +0000830config DEBUG_SMBUS
831 bool "Output verbose SMBus debug messages"
832 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000833 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000834 help
835 This option enables additional SMBus (and SPD) debug messages.
836
837 Note: This option will increase the size of the coreboot image.
838
839 If unsure, say N.
840
841config DEBUG_SMI
842 bool "Output verbose SMI debug messages"
843 default n
844 depends on HAVE_SMI_HANDLER
Martin Roth3a543182015-09-28 15:27:24 -0600845 select SPI_FLASH_SMM if SPI_CONSOLE
Uwe Hermann01ce6012010-03-05 10:03:50 +0000846 help
847 This option enables additional SMI related debug messages.
848
849 Note: This option will increase the size of the coreboot image.
850
851 If unsure, say N.
852
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000853config DEBUG_SMM_RELOCATION
854 bool "Debug SMM relocation code"
855 default n
856 depends on HAVE_SMI_HANDLER
857 help
858 This option enables additional SMM handler relocation related
859 debug messages.
860
861 Note: This option will increase the size of the coreboot image.
862
863 If unsure, say N.
864
Uwe Hermanna953f372010-11-10 00:14:32 +0000865# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
866# printk(BIOS_DEBUG, ...) calls.
867config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800868 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
869 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000870 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000871 help
872 This option enables additional malloc related debug messages.
873
874 Note: This option will increase the size of the coreboot image.
875
876 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300877
878# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
879# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300880config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800881 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
882 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300883 default n
884 help
885 This option enables additional ACPI related debug messages.
886
887 Note: This option will slightly increase the size of the coreboot image.
888
889 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300890
Uwe Hermanna953f372010-11-10 00:14:32 +0000891# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
892# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000893config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800894 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
895 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000896 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000897 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000898 help
899 This option enables additional x86emu related debug messages.
900
901 Note: This option will increase the time to emulate a ROM.
902
903 If unsure, say N.
904
Uwe Hermann01ce6012010-03-05 10:03:50 +0000905config X86EMU_DEBUG
906 bool "Output verbose x86emu debug messages"
907 default n
908 depends on PCI_OPTION_ROM_RUN_YABEL
909 help
910 This option enables additional x86emu related debug messages.
911
912 Note: This option will increase the size of the coreboot image.
913
914 If unsure, say N.
915
916config X86EMU_DEBUG_JMP
917 bool "Trace JMP/RETF"
918 default n
919 depends on X86EMU_DEBUG
920 help
921 Print information about JMP and RETF opcodes from x86emu.
922
923 Note: This option will increase the size of the coreboot image.
924
925 If unsure, say N.
926
927config X86EMU_DEBUG_TRACE
928 bool "Trace all opcodes"
929 default n
930 depends on X86EMU_DEBUG
931 help
932 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000933
Uwe Hermann01ce6012010-03-05 10:03:50 +0000934 WARNING: This will produce a LOT of output and take a long time.
935
936 Note: This option will increase the size of the coreboot image.
937
938 If unsure, say N.
939
940config X86EMU_DEBUG_PNP
941 bool "Log Plug&Play accesses"
942 default n
943 depends on X86EMU_DEBUG
944 help
945 Print Plug And Play accesses made by option ROMs.
946
947 Note: This option will increase the size of the coreboot image.
948
949 If unsure, say N.
950
951config X86EMU_DEBUG_DISK
952 bool "Log Disk I/O"
953 default n
954 depends on X86EMU_DEBUG
955 help
956 Print Disk I/O related messages.
957
958 Note: This option will increase the size of the coreboot image.
959
960 If unsure, say N.
961
962config X86EMU_DEBUG_PMM
963 bool "Log PMM"
964 default n
965 depends on X86EMU_DEBUG
966 help
967 Print messages related to POST Memory Manager (PMM).
968
969 Note: This option will increase the size of the coreboot image.
970
971 If unsure, say N.
972
973
974config X86EMU_DEBUG_VBE
975 bool "Debug VESA BIOS Extensions"
976 default n
977 depends on X86EMU_DEBUG
978 help
979 Print messages related to VESA BIOS Extension (VBE) functions.
980
981 Note: This option will increase the size of the coreboot image.
982
983 If unsure, say N.
984
985config X86EMU_DEBUG_INT10
986 bool "Redirect INT10 output to console"
987 default n
988 depends on X86EMU_DEBUG
989 help
990 Let INT10 (i.e. character output) calls print messages to debug output.
991
992 Note: This option will increase the size of the coreboot image.
993
994 If unsure, say N.
995
996config X86EMU_DEBUG_INTERRUPTS
997 bool "Log intXX calls"
998 default n
999 depends on X86EMU_DEBUG
1000 help
1001 Print messages related to interrupt handling.
1002
1003 Note: This option will increase the size of the coreboot image.
1004
1005 If unsure, say N.
1006
1007config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1008 bool "Log special memory accesses"
1009 default n
1010 depends on X86EMU_DEBUG
1011 help
1012 Print messages related to accesses to certain areas of the virtual
1013 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1014
1015 Note: This option will increase the size of the coreboot image.
1016
1017 If unsure, say N.
1018
1019config X86EMU_DEBUG_MEM
1020 bool "Log all memory accesses"
1021 default n
1022 depends on X86EMU_DEBUG
1023 help
1024 Print memory accesses made by option ROM.
1025 Note: This also includes accesses to fetch instructions.
1026
1027 Note: This option will increase the size of the coreboot image.
1028
1029 If unsure, say N.
1030
1031config X86EMU_DEBUG_IO
1032 bool "Log IO accesses"
1033 default n
1034 depends on X86EMU_DEBUG
1035 help
1036 Print I/O accesses made by option ROM.
1037
1038 Note: This option will increase the size of the coreboot image.
1039
1040 If unsure, say N.
1041
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001042config X86EMU_DEBUG_TIMINGS
1043 bool "Output timing information"
1044 default n
1045 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
1046 help
1047 Print timing information needed by i915tool.
1048
1049 If unsure, say N.
1050
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001051config DEBUG_TPM
1052 bool "Output verbose TPM debug messages"
1053 default n
Vadim Bendebury26588702016-06-02 20:43:19 -07001054 depends on TPM || TPM2
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001055 help
1056 This option enables additional TPM related debug messages.
1057
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001058config DEBUG_SPI_FLASH
1059 bool "Output verbose SPI flash debug messages"
1060 default n
1061 depends on SPI_FLASH
1062 help
1063 This option enables additional SPI flash related debug messages.
1064
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001065config DEBUG_USBDEBUG
1066 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1067 default n
1068 depends on USBDEBUG
1069 help
1070 This option enables additional USB 2.0 debug dongle related messages.
1071
1072 Select this to debug the connection of usbdebug dongle. Note that
1073 you need some other working console to receive the messages.
1074
Stefan Reinauer8e073822012-04-04 00:07:22 +02001075if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1076# Only visible with the right southbridge and loglevel.
1077config DEBUG_INTEL_ME
1078 bool "Verbose logging for Intel Management Engine"
1079 default n
1080 help
1081 Enable verbose logging for Intel Management Engine driver that
1082 is present on Intel 6-series chipsets.
1083endif
1084
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001085config TRACE
1086 bool "Trace function calls"
1087 default n
1088 help
1089 If enabled, every function will print information to console once
1090 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1091 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
Ben Gardner8420ad42015-11-18 10:46:53 -06001092 of calling function. Please note some printk related functions
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001093 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001094
1095config DEBUG_COVERAGE
1096 bool "Debug code coverage"
1097 default n
1098 depends on COVERAGE
1099 help
1100 If enabled, the code coverage hooks in coreboot will output some
1101 information about the coverage data that is dumped.
1102
Jonathan Neuschäferfc04f9b2016-06-29 21:59:32 +02001103config DEBUG_BOOT_STATE
1104 bool "Debug boot state machine"
1105 default n
1106 help
1107 Control debugging of the boot state machine. When selected displays
1108 the state boundaries in ramstage.
1109
Uwe Hermann168b11b2009-10-07 16:15:40 +00001110endmenu
1111
Myles Watsond73c1b52009-10-26 15:14:07 +00001112# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001113config ENABLE_APIC_EXT_ID
1114 bool
1115 default n
Myles Watson2e672732009-11-12 16:38:03 +00001116
1117config WARNINGS_ARE_ERRORS
1118 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001119 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001120
Martin Roth77c67b32015-06-25 09:36:27 -06001121# TODO: Remove this when all platforms are fixed.
1122config IASL_WARNINGS_ARE_ERRORS
1123 def_bool y
1124 help
1125 Select to Fail the build if a IASL generates a warning.
1126 This will be defaulted to disabled for the platforms that
1127 currently fail. This allows the REST of the platforms to
1128 have this check enabled while we're working to get those
1129 boards fixed.
1130
1131 DO NOT ADD TO ANY ADDITIONAL PLATFORMS INSTEAD OF FIXING
1132 THE ASL.
1133
Peter Stuge51eafde2010-10-13 06:23:02 +00001134# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1135# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1136# mutually exclusive. One of these options must be selected in the
1137# mainboard Kconfig if the chipset supports enabling and disabling of
1138# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1139# in mainboard/Kconfig to know if the button should be enabled or not.
1140
1141config POWER_BUTTON_DEFAULT_ENABLE
1142 def_bool n
1143 help
1144 Select when the board has a power button which can optionally be
1145 disabled by the user.
1146
1147config POWER_BUTTON_DEFAULT_DISABLE
1148 def_bool n
1149 help
1150 Select when the board has a power button which can optionally be
1151 enabled by the user, e.g. when the board ships with a jumper over
1152 the power switch contacts.
1153
1154config POWER_BUTTON_FORCE_ENABLE
1155 def_bool n
1156 help
1157 Select when the board requires that the power button is always
1158 enabled.
1159
1160config POWER_BUTTON_FORCE_DISABLE
1161 def_bool n
1162 help
1163 Select when the board requires that the power button is always
1164 disabled, e.g. when it has been hardwired to ground.
1165
1166config POWER_BUTTON_IS_OPTIONAL
1167 bool
1168 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1169 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1170 help
1171 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001172
1173config REG_SCRIPT
1174 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001175 default n
1176 help
1177 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001178
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001179config MAX_REBOOT_CNT
1180 int
1181 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001182 help
1183 Internal option that sets the maximum number of bootblock executions allowed
1184 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001185 and switching to the fallback image.
Martin Roth59ff3402016-02-09 09:06:46 -07001186
1187config CBFS_SIZE
1188 hex
1189 default ROM_SIZE
1190 help
1191 This is the part of the ROM actually managed by CBFS. Set it to be
Elyes HAOUAS45de1fe2016-07-29 07:31:54 +02001192 equal to the full ROM size if that hasn't been overridden by the
Martin Roth59ff3402016-02-09 09:06:46 -07001193 chipset or mainboard.
Lee Leahy10605352016-02-14 17:01:40 -08001194
Lee Leahyfc3741f2016-05-26 17:12:17 -07001195config CREATE_BOARD_CHECKLIST
1196 bool
1197 default n
1198 help
1199 When selected, creates a webpage showing the implementation status for
1200 the board. Routines highlighted in green are complete, yellow are
1201 optional and red are required and must be implemented. A table is
1202 produced for each stage of the boot process except the bootblock. The
1203 red items may be used as an implementation checklist for the board.
1204
1205config MAKE_CHECKLIST_PUBLIC
1206 bool
1207 default n
1208 help
1209 When selected, build/$(CONFIG_MAINBOARD_PART_NUMBER)_checklist.html
1210 is copied into the Documentation/$(CONFIG_MAINBOARD_VENDOR)/Board
1211 directory.
1212
1213config CHECKLIST_DATA_FILE_LOCATION
1214 string
1215 help
1216 Location of the <stage>_complete.dat and <stage>_optional.dat files
1217 that are consumed during checklist processing. <stage>_complete.dat
1218 contains the symbols that are expected to be in the resulting image.
1219 <stage>_optional.dat is a subset of <stage>_complete.dat and contains
1220 a list of weak symbols which the resulting image may consume. Other
1221 symbols contained only in <stage>_complete.dat will be flagged as
1222 required and not implemented if a weak implementation is found in the
1223 resulting image.