blob: 70f829a07ff62e602f8558931282b9640d50ee13 [file] [log] [blame]
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2006 Tyan
5 * Copyright (C) 2006 AMD
6 * Written by Yinghai Lu <yinghailu@gmail.com> for Tyan and AMD.
7 *
8 * Copyright (C) 2007 University of Mannheim
9 * Written by Philipp Degler <pdegler@rumms.uni-mannheim.de> for University of Mannheim
10 * Copyright (C) 2009 University of Heidelberg
11 * Written by Mondrian Nuessle <nuessle@uni-heidelberg.de> for University of Heidelberg
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License as published by
15 * the Free Software Foundation; either version 2 of the License, or
16 * (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
26 */
27
Stefan Reinauer08670622009-06-30 15:17:49 +000028#if CONFIG_K8_REV_F_SUPPORT == 1
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000029#define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
30#endif
31
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000032#include <stdint.h>
Patrick Georgi12aba822009-04-30 07:07:22 +000033#include <string.h>
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000034#include <device/pci_def.h>
35#include <device/pci_ids.h>
36#include <arch/io.h>
37#include <device/pnp_def.h>
38#include <arch/romcc_io.h>
39#include <cpu/x86/lapic.h>
Edwin Beasanteb50c7d2010-07-06 21:05:04 +000040#include <pc80/mc146818rtc.h>
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000041
Patrick Georgi12584e22010-05-08 09:14:51 +000042#include <console/console.h>
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000043
44#include <cpu/amd/model_fxx_rev.h>
45
46#include "southbridge/broadcom/bcm5785/bcm5785_early_smbus.c"
Patrick Georgi9d4212f2010-10-26 15:51:57 +000047#include "southbridge/broadcom/bcm5785/bcm5785_enable_rom.c"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000048#include "northbridge/amd/amdk8/raminit.h"
49#include "cpu/amd/model_fxx/apic_timer.c"
50#include "lib/delay.c"
51
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000052#include "cpu/x86/lapic/boot_cpu.c"
53#include "northbridge/amd/amdk8/reset_test.c"
54
55#include "superio/serverengines/pilot/pilot_early_serial.c"
56#include "superio/serverengines/pilot/pilot_early_init.c"
57#include "superio/nsc/pc87417/pc87417_early_serial.c"
58
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000059#include "cpu/x86/bist.h"
60
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000061#include "northbridge/amd/amdk8/debug.c"
62
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000063#include "cpu/x86/mtrr/earlymtrr.c"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000064
65#include "northbridge/amd/amdk8/setup_resource_map.c"
66
67#define SERIAL_DEV PNP_DEV(0x2e, PILOT_SP1)
68#define RTC_DEV PNP_DEV(0x4e, PC87417_RTC)
69
70#include "southbridge/broadcom/bcm5785/bcm5785_early_setup.c"
71
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000072static void memreset(int controllers, const struct mem_controller *ctrl)
73{
74}
75
76static inline void activate_spd_rom(const struct mem_controller *ctrl)
77{
78#define SMBUS_SWITCH1 0x70
79#define SMBUS_SWITCH2 0x72
80 unsigned device = (ctrl->channel0[0]) >> 8;
81 smbus_send_byte(SMBUS_SWITCH1, device & 0x0f);
82 smbus_send_byte(SMBUS_SWITCH2, (device >> 4) & 0x0f );
83}
84
85static inline int spd_read_byte(unsigned device, unsigned address)
86{
87 return smbus_read_byte(device, address);
88}
89
90#include "northbridge/amd/amdk8/amdk8_f.h"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000091#include "northbridge/amd/amdk8/incoherent_ht.c"
Stefan Reinauer23836e22010-04-15 12:39:29 +000092#include "northbridge/amd/amdk8/coherent_ht.c"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000093#include "northbridge/amd/amdk8/raminit_f.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +000094#include "lib/generic_sdram.c"
Patrick Georgi9bd9a902010-11-20 10:31:00 +000095#include <spd.h>
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000096
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000097#include "cpu/amd/dualcore/dualcore.c"
98
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000099#include "cpu/amd/car/post_cache_as_ram.c"
100
101#include "cpu/amd/model_fxx/init_cpus.c"
102
103#include "cpu/amd/model_fxx/fidvid.c"
104
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000105#include "northbridge/amd/amdk8/early_ht.c"
106
107#if 0
108#include "ipmi.c"
109
110static void setup_early_ipmi_serial()
111{
112 unsigned char result;
113 char channel_access[]={0x06<<2,0x40,0x04,0x80,0x05};
114 char serialmodem_conf[]={0x0c<<2,0x10,0x04,0x08,0x00,0x0f};
115 char serial_mux1[]={0x0c<<2,0x12,0x04,0x06};
116 char serial_mux2[]={0x0c<<2,0x12,0x04,0x03};
117 char serial_mux3[]={0x0c<<2,0x12,0x04,0x07};
118
119// earlydbg(0x0d);
120 //set channel access system only
121 ipmi_request(5,channel_access);
122// earlydbg(result);
123/*
124 //Set serial/modem config
125 result=ipmi_request(6,serialmodem_conf);
126 earlydbg(result);
127
128 //Set serial mux 1
129 result=ipmi_request(4,serial_mux1);
130 earlydbg(result);
131
132 //Set serial mux 2
133 result=ipmi_request(4,serial_mux2);
134 earlydbg(result);
135
136 //Set serial mux 3
137 result=ipmi_request(4,serial_mux3);
138 earlydbg(result);
139*/
140// earlydbg(0x0e);
141
142}
143#endif
144
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000145void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000146{
147 static const uint16_t spd_addr[] = {
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000148 // first node
Uwe Hermann6dc92f02010-11-21 11:36:03 +0000149 DIMM0, DIMM2, 0, 0,
150 DIMM1, DIMM3, 0, 0,
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000151
152 // second node
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000153 DIMM4, DIMM6, 0, 0,
154 DIMM5, DIMM7, 0, 0,
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000155 };
156
Stefan Reinauer14e22772010-04-27 06:56:47 +0000157 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE
Stefan Reinauerd6532112010-04-16 00:31:44 +0000158 + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000159
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000160 int needs_reset;
161 unsigned bsp_apicid = 0;
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000162
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000163 if (!cpu_init_detectedx && boot_cpu()) {
164 /* Nothing special needs to be done to find bus 0 */
165 /* Allow the HT devices to be found */
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000166
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000167 enumerate_ht_chain();
168 bcm5785_enable_rom();
169 bcm5785_enable_lpc();
170 //enable RTC
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000171 pc87417_enable_dev(RTC_DEV);
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000172 }
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000173
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000174 if (bist == 0) {
175 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
176 }
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000177
Stefan Reinauer08670622009-06-30 15:17:49 +0000178 pilot_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000179
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000180 uart_init();
181
182 /* Halt if there was a built in self test failure */
183 report_bist_failure(bist);
184
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000185 console_init();
186// setup_early_ipmi_serial();
187 pilot_early_init(SERIAL_DEV); //config port is being taken from SERIAL_DEV
Myles Watson08e0fb82010-03-22 16:33:25 +0000188 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Stefan Reinauerd6532112010-04-16 00:31:44 +0000189 printk(BIOS_DEBUG, "bsp_apicid=%02x\n", bsp_apicid);
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000190
Stefan Reinauer08670622009-06-30 15:17:49 +0000191#if CONFIG_MEM_TRAIN_SEQ == 1
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000192 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
193#endif
194 setup_coherent_ht_domain();
195
196 wait_all_core0_started();
197#if CONFIG_LOGICAL_CPUS==1
198 // It is said that we should start core1 after all core0 launched
199 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
200 * So here need to make sure last core0 is started, esp for two way system,
201 * (there may be apic id conflicts in that case)
202 */
203 start_other_cores();
204 wait_all_other_cores_started(bsp_apicid);
205#endif
206
207 /* it will set up chains and store link pair for optimization later */
208 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
209 bcm5785_early_setup();
210
Patrick Georgi76e81522010-11-16 21:25:29 +0000211#if CONFIG_SET_FIDVID
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000212 {
213 msr_t msr;
214 msr=rdmsr(0xc0010042);
Stefan Reinauerd6532112010-04-16 00:31:44 +0000215 printk(BIOS_DEBUG, "begin msr fid, vid %08x %08x\n", msr.hi, msr.lo);
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000216 }
217 enable_fid_change();
218 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
219 init_fidvid_bsp(bsp_apicid);
220 // show final fid and vid
221 {
222 msr_t msr;
223 msr=rdmsr(0xc0010042);
Stefan Reinauerd6532112010-04-16 00:31:44 +0000224 printk(BIOS_DEBUG, "end msr fid, vid %08x %08x\n", msr.hi, msr.lo);
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000225 }
226#endif
227
228 needs_reset = optimize_link_coherent_ht();
229 needs_reset |= optimize_link_incoherent_ht(sysinfo);
230
231 // fidvid change will issue one LDTSTOP and the HT change will be effective too
232 if (needs_reset) {
Stefan Reinauerd6532112010-04-16 00:31:44 +0000233 printk(BIOS_INFO, "ht reset -\n");
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000234 soft_reset();
235 }
236
237 allow_all_aps_stop(bsp_apicid);
238
239 //It's the time to set ctrl in sysinfo now;
240 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
241 enable_smbus();
242
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000243 //do we need apci timer, tsc...., only debug need it for better output
244 /* all ap stopped? */
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000245 // init_timer(); // Need to use TMICT to synconize FID/VID
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000246
247 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
248
249 post_cache_as_ram();
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000250}
251