blob: 9c2cbfb64fc3fc4db0f43f25c04be8dd12b912aa [file] [log] [blame]
Siyuan Wang3e32cc02013-07-09 17:16:20 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2012 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
20#include <console/console.h>
21#include <arch/io.h>
Kyösti Mälkki8ae16a42014-06-19 20:44:34 +030022#include <arch/acpi.h>
Siyuan Wang3e32cc02013-07-09 17:16:20 +080023#include <stdint.h>
24#include <device/device.h>
25#include <device/pci.h>
26#include <device/pci_ids.h>
27#include <device/hypertransport.h>
28#include <stdlib.h>
29#include <string.h>
30#include <lib.h>
31#include <cpu/cpu.h>
32#include <cbmem.h>
33
34#include <cpu/x86/lapic.h>
35#include <cpu/amd/mtrr.h>
36
37#include <Porting.h>
38#include <AGESA.h>
39#include <Options.h>
40#include <Topology.h>
41#include <cpu/amd/amdfam16.h>
42#include <cpuRegisters.h>
43#include "agesawrapper.h"
Kyösti Mälkki7b23ae02014-07-04 16:14:37 +030044#include <northbridge/amd/agesa/agesawrapper_call.h>
Siyuan Wang3e32cc02013-07-09 17:16:20 +080045
46#define MAX_NODE_NUMS (MAX_NODES * MAX_DIES)
47
48#if (defined CONFIG_EXT_CONF_SUPPORT) && CONFIG_EXT_CONF_SUPPORT == 1
49#error CONFIG_EXT_CONF_SUPPORT == 1 not support anymore!
50#endif
51
52typedef struct dram_base_mask {
53 u32 base; //[47:27] at [28:8]
54 u32 mask; //[47:27] at [28:8] and enable at bit 0
55} dram_base_mask_t;
56
57static unsigned node_nums;
58static unsigned sblink;
59static device_t __f0_dev[MAX_NODE_NUMS];
60static device_t __f1_dev[MAX_NODE_NUMS];
61static device_t __f2_dev[MAX_NODE_NUMS];
62static device_t __f4_dev[MAX_NODE_NUMS];
63static unsigned fx_devs = 0;
64
65static dram_base_mask_t get_dram_base_mask(u32 nodeid)
66{
67 device_t dev;
68 dram_base_mask_t d;
69 dev = __f1_dev[0];
70 u32 temp;
71 temp = pci_read_config32(dev, 0x44 + (nodeid << 3)); //[39:24] at [31:16]
72 d.mask = ((temp & 0xfff80000)>>(8+3)); // mask out DramMask [26:24] too
73 temp = pci_read_config32(dev, 0x144 + (nodeid <<3)) & 0xff; //[47:40] at [7:0]
74 d.mask |= temp<<21;
75 temp = pci_read_config32(dev, 0x40 + (nodeid << 3)); //[39:24] at [31:16]
76 d.mask |= (temp & 1); // enable bit
77 d.base = ((temp & 0xfff80000)>>(8+3)); // mask out DramBase [26:24) too
78 temp = pci_read_config32(dev, 0x140 + (nodeid <<3)) & 0xff; //[47:40] at [7:0]
79 d.base |= temp<<21;
80 return d;
81}
82
83static void set_io_addr_reg(device_t dev, u32 nodeid, u32 linkn, u32 reg,
84 u32 io_min, u32 io_max)
85{
86 u32 i;
87 u32 tempreg;
88 /* io range allocation */
89 tempreg = (nodeid&0xf) | ((nodeid & 0x30)<<(8-4)) | (linkn<<4) | ((io_max&0xf0)<<(12-4)); //limit
90 for (i=0; i<node_nums; i++)
91 pci_write_config32(__f1_dev[i], reg+4, tempreg);
92 tempreg = 3 /*| ( 3<<4)*/ | ((io_min&0xf0)<<(12-4)); //base :ISA and VGA ?
93#if 0
94 // FIXME: can we use VGA reg instead?
95 if (dev->link[link].bridge_ctrl & PCI_BRIDGE_CTL_VGA) {
96 printk(BIOS_SPEW, "%s, enabling legacy VGA IO forwarding for %s link %s\n",
97 __func__, dev_path(dev), link);
98 tempreg |= PCI_IO_BASE_VGA_EN;
99 }
100 if (dev->link[link].bridge_ctrl & PCI_BRIDGE_CTL_NO_ISA) {
101 tempreg |= PCI_IO_BASE_NO_ISA;
102 }
103#endif
104 for (i=0; i<node_nums; i++)
105 pci_write_config32(__f1_dev[i], reg, tempreg);
106}
107
108static void set_mmio_addr_reg(u32 nodeid, u32 linkn, u32 reg, u32 index, u32 mmio_min, u32 mmio_max, u32 nodes)
109{
110 u32 i;
111 u32 tempreg;
112 /* io range allocation */
113 tempreg = (nodeid&0xf) | (linkn<<4) | (mmio_max&0xffffff00); //limit
114 for (i=0; i<nodes; i++)
115 pci_write_config32(__f1_dev[i], reg+4, tempreg);
116 tempreg = 3 | (nodeid & 0x30) | (mmio_min&0xffffff00);
117 for (i=0; i<node_nums; i++)
118 pci_write_config32(__f1_dev[i], reg, tempreg);
119}
120
121static device_t get_node_pci(u32 nodeid, u32 fn)
122{
123#if MAX_NODE_NUMS + CONFIG_CDB >= 32
124 if ((CONFIG_CDB + nodeid) < 32) {
125 return dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB + nodeid, fn));
126 } else {
127 return dev_find_slot(CONFIG_CBB-1, PCI_DEVFN(CONFIG_CDB + nodeid - 32, fn));
128 }
129#else
130 return dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB + nodeid, fn));
131#endif
132}
133
134static void get_fx_devs(void)
135{
136 int i;
137 for (i = 0; i < MAX_NODE_NUMS; i++) {
138 __f0_dev[i] = get_node_pci(i, 0);
139 __f1_dev[i] = get_node_pci(i, 1);
140 __f2_dev[i] = get_node_pci(i, 2);
141 __f4_dev[i] = get_node_pci(i, 4);
142 if (__f0_dev[i] != NULL && __f1_dev[i] != NULL)
143 fx_devs = i+1;
144 }
145 if (__f1_dev[0] == NULL || __f0_dev[0] == NULL || fx_devs == 0) {
146 die("Cannot find 0:0x18.[0|1]\n");
147 }
148 printk(BIOS_DEBUG, "fx_devs=0x%x\n", fx_devs);
149}
150
151static u32 f1_read_config32(unsigned reg)
152{
153 if (fx_devs == 0)
154 get_fx_devs();
155 return pci_read_config32(__f1_dev[0], reg);
156}
157
158static void f1_write_config32(unsigned reg, u32 value)
159{
160 int i;
161 if (fx_devs == 0)
162 get_fx_devs();
163 for(i = 0; i < fx_devs; i++) {
164 device_t dev;
165 dev = __f1_dev[i];
166 if (dev && dev->enabled) {
167 pci_write_config32(dev, reg, value);
168 }
169 }
170}
171
172static u32 amdfam16_nodeid(device_t dev)
173{
174#if MAX_NODE_NUMS == 64
175 unsigned busn;
176 busn = dev->bus->secondary;
177 if (busn != CONFIG_CBB) {
178 return (dev->path.pci.devfn >> 3) - CONFIG_CDB + 32;
179 } else {
180 return (dev->path.pci.devfn >> 3) - CONFIG_CDB;
181 }
182
183#else
184 return (dev->path.pci.devfn >> 3) - CONFIG_CDB;
185#endif
186}
187
188static void set_vga_enable_reg(u32 nodeid, u32 linkn)
189{
190 u32 val;
191
192 val = 1 | (nodeid<<4) | (linkn<<12);
193 /* it will routing
194 * (1)mmio 0xa0000:0xbffff
195 * (2)io 0x3b0:0x3bb, 0x3c0:0x3df
196 */
197 f1_write_config32(0xf4, val);
198
199}
200
201/**
202 * @return
203 * @retval 2 resoure does not exist, usable
204 * @retval 0 resource exists, not usable
205 * @retval 1 resource exist, resource has been allocated before
206 */
207static int reg_useable(unsigned reg, device_t goal_dev, unsigned goal_nodeid,
208 unsigned goal_link)
209{
210 struct resource *res;
211 unsigned nodeid, link = 0;
212 int result;
213 res = 0;
214 for (nodeid = 0; !res && (nodeid < fx_devs); nodeid++) {
215 device_t dev;
216 dev = __f0_dev[nodeid];
217 if (!dev)
218 continue;
219 for (link = 0; !res && (link < 8); link++) {
220 res = probe_resource(dev, IOINDEX(0x1000 + reg, link));
221 }
222 }
223 result = 2;
224 if (res) {
225 result = 0;
226 if ((goal_link == (link - 1)) &&
227 (goal_nodeid == (nodeid - 1)) &&
228 (res->flags <= 1)) {
229 result = 1;
230 }
231 }
232 return result;
233}
234
235static struct resource *amdfam16_find_iopair(device_t dev, unsigned nodeid, unsigned link)
236{
237 struct resource *resource;
238 u32 free_reg, reg;
239 resource = 0;
240 free_reg = 0;
241 for (reg = 0xc0; reg <= 0xd8; reg += 0x8) {
242 int result;
243 result = reg_useable(reg, dev, nodeid, link);
244 if (result == 1) {
245 /* I have been allocated this one */
246 break;
247 }
248 else if (result > 1) {
249 /* I have a free register pair */
250 free_reg = reg;
251 }
252 }
253 if (reg > 0xd8) {
254 reg = free_reg; // if no free, the free_reg still be 0
255 }
256
257 resource = new_resource(dev, IOINDEX(0x1000 + reg, link));
258
259 return resource;
260}
261
262static struct resource *amdfam16_find_mempair(device_t dev, u32 nodeid, u32 link)
263{
264 struct resource *resource;
265 u32 free_reg, reg;
266 resource = 0;
267 free_reg = 0;
268 for (reg = 0x80; reg <= 0xb8; reg += 0x8) {
269 int result;
270 result = reg_useable(reg, dev, nodeid, link);
271 if (result == 1) {
272 /* I have been allocated this one */
273 break;
274 }
275 else if (result > 1) {
276 /* I have a free register pair */
277 free_reg = reg;
278 }
279 }
280 if (reg > 0xb8) {
281 reg = free_reg;
282 }
283
284 resource = new_resource(dev, IOINDEX(0x1000 + reg, link));
285 return resource;
286}
287
288static void amdfam16_link_read_bases(device_t dev, u32 nodeid, u32 link)
289{
290 struct resource *resource;
291
292 /* Initialize the io space constraints on the current bus */
293 resource = amdfam16_find_iopair(dev, nodeid, link);
294 if (resource) {
295 u32 align;
296 align = log2(HT_IO_HOST_ALIGN);
297 resource->base = 0;
298 resource->size = 0;
299 resource->align = align;
300 resource->gran = align;
301 resource->limit = 0xffffUL;
302 resource->flags = IORESOURCE_IO | IORESOURCE_BRIDGE;
303 }
304
305 /* Initialize the prefetchable memory constraints on the current bus */
306 resource = amdfam16_find_mempair(dev, nodeid, link);
307 if (resource) {
308 resource->base = 0;
309 resource->size = 0;
310 resource->align = log2(HT_MEM_HOST_ALIGN);
311 resource->gran = log2(HT_MEM_HOST_ALIGN);
312 resource->limit = 0xffffffffffULL;
313 resource->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH;
314 resource->flags |= IORESOURCE_BRIDGE;
315 }
316
317 /* Initialize the memory constraints on the current bus */
318 resource = amdfam16_find_mempair(dev, nodeid, link);
319 if (resource) {
320 resource->base = 0;
321 resource->size = 0;
322 resource->align = log2(HT_MEM_HOST_ALIGN);
323 resource->gran = log2(HT_MEM_HOST_ALIGN);
324 resource->limit = 0xffffffffffULL;
325 resource->flags = IORESOURCE_MEM | IORESOURCE_BRIDGE;
326 }
327
328}
329
330static void read_resources(device_t dev)
331{
332 u32 nodeid;
333 struct bus *link;
334
335 nodeid = amdfam16_nodeid(dev);
336 for (link = dev->link_list; link; link = link->next) {
337 if (link->children) {
338 amdfam16_link_read_bases(dev, nodeid, link->link_num);
339 }
340 }
341}
342
343static void set_resource(device_t dev, struct resource *resource, u32 nodeid)
344{
345 resource_t rbase, rend;
346 unsigned reg, link_num;
347 char buf[50];
348
349 /* Make certain the resource has actually been set */
350 if (!(resource->flags & IORESOURCE_ASSIGNED)) {
351 return;
352 }
353
354 /* If I have already stored this resource don't worry about it */
355 if (resource->flags & IORESOURCE_STORED) {
356 return;
357 }
358
359 /* Only handle PCI memory and IO resources */
360 if (!(resource->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
361 return;
362
363 /* Ensure I am actually looking at a resource of function 1 */
364 if ((resource->index & 0xffff) < 0x1000) {
365 return;
366 }
367 /* Get the base address */
368 rbase = resource->base;
369
370 /* Get the limit (rounded up) */
371 rend = resource_end(resource);
372
373 /* Get the register and link */
374 reg = resource->index & 0xfff; // 4k
375 link_num = IOINDEX_LINK(resource->index);
376
377 if (resource->flags & IORESOURCE_IO) {
378 set_io_addr_reg(dev, nodeid, link_num, reg, rbase>>8, rend>>8);
379 }
380 else if (resource->flags & IORESOURCE_MEM) {
Edward O'Callaghanae5fd342014-11-20 19:58:09 +1100381 set_mmio_addr_reg(nodeid, link_num, reg, (resource->index >>24), rbase>>8, rend>>8, node_nums);// [39:8]
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800382 }
383 resource->flags |= IORESOURCE_STORED;
Vladimir Serbinenkoa37383d2013-11-26 02:41:26 +0100384 snprintf(buf, sizeof (buf), " <node %x link %x>",
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800385 nodeid, link_num);
386 report_resource_stored(dev, resource, buf);
387}
388
389/**
390 * I tried to reuse the resource allocation code in set_resource()
391 * but it is too difficult to deal with the resource allocation magic.
392 */
393
394static void create_vga_resource(device_t dev, unsigned nodeid)
395{
396 struct bus *link;
397
398 /* find out which link the VGA card is connected,
399 * we only deal with the 'first' vga card */
400 for (link = dev->link_list; link; link = link->next) {
401 if (link->bridge_ctrl & PCI_BRIDGE_CTL_VGA) {
402#if CONFIG_MULTIPLE_VGA_ADAPTERS
403 extern device_t vga_pri; // the primary vga device, defined in device.c
404 printk(BIOS_DEBUG, "VGA: vga_pri bus num = %d bus range [%d,%d]\n", vga_pri->bus->secondary,
405 link->secondary,link->subordinate);
406 /* We need to make sure the vga_pri is under the link */
407 if((vga_pri->bus->secondary >= link->secondary ) &&
408 (vga_pri->bus->secondary <= link->subordinate )
409 )
410#endif
411 break;
412 }
413 }
414
415 /* no VGA card installed */
416 if (link == NULL)
417 return;
418
419 printk(BIOS_DEBUG, "VGA: %s (aka node %d) link %d has VGA device\n", dev_path(dev), nodeid, sblink);
420 set_vga_enable_reg(nodeid, sblink);
421}
422
423static void set_resources(device_t dev)
424{
425 unsigned nodeid;
426 struct bus *bus;
427 struct resource *res;
428
429 /* Find the nodeid */
430 nodeid = amdfam16_nodeid(dev);
431
432 create_vga_resource(dev, nodeid); //TODO: do we need this?
433
434 /* Set each resource we have found */
435 for (res = dev->resource_list; res; res = res->next) {
436 set_resource(dev, res, nodeid);
437 }
438
439 for (bus = dev->link_list; bus; bus = bus->next) {
440 if (bus->children) {
441 assign_resources(bus);
442 }
443 }
444}
445
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800446#if 0 /* TODO: Check if needed. */
447static unsigned scan_chains(device_t dev, unsigned max)
448{
449 unsigned nodeid;
450 struct bus *link;
451 device_t io_hub = NULL;
452 u32 next_unitid = 0x18;
453 nodeid = amdfam16_nodeid(dev);
454 if (nodeid == 0) {
455 for (link = dev->link_list; link; link = link->next) {
456 //if (link->link_num == sblink) { /* devicetree put IO Hub on link_lsit[sblink] */
457 if (link->link_num == 0) { /* devicetree put IO Hub on link_lsit[0] */
458 io_hub = link->children;
459 if (!io_hub || !io_hub->enabled) {
460 die("I can't find the IO Hub, or IO Hub not enabled, please check the device tree.\n");
461 }
462 /* Now that nothing is overlapping it is safe to scan the children. */
463 max = pci_scan_bus(link, 0x00, ((next_unitid - 1) << 3) | 7, 0);
464 }
465 }
466 }
467 return max;
468}
469#endif
470static struct device_operations northbridge_operations = {
471 .read_resources = read_resources,
472 .set_resources = set_resources,
473 .enable_resources = pci_dev_enable_resources,
Edward O'Callaghand994ef12014-11-21 02:22:33 +1100474 .init = DEVICE_NOOP,
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800475 //.scan_bus = scan_chains, /* TODO: */
476 .enable = 0,
477 .ops_pci = 0,
478};
479
480static const struct pci_driver family16_northbridge __pci_driver = {
481 .ops = &northbridge_operations,
482 .vendor = PCI_VENDOR_ID_AMD,
483 .device = PCI_DEVICE_ID_AMD_16H_MODEL_000F_NB_HT,
484};
485
486static const struct pci_driver family10_northbridge __pci_driver = {
487 .ops = &northbridge_operations,
488 .vendor = PCI_VENDOR_ID_AMD,
489 .device = PCI_DEVICE_ID_AMD_10H_NB_HT,
490};
491
492struct chip_operations northbridge_amd_agesa_family16kb_ops = {
493 CHIP_NAME("AMD FAM16 Northbridge")
494 .enable_dev = 0,
495};
496
497static void domain_read_resources(device_t dev)
498{
499 unsigned reg;
500
501 /* Find the already assigned resource pairs */
502 get_fx_devs();
503 for (reg = 0x80; reg <= 0xd8; reg+= 0x08) {
504 u32 base, limit;
505 base = f1_read_config32(reg);
506 limit = f1_read_config32(reg + 0x04);
507 /* Is this register allocated? */
508 if ((base & 3) != 0) {
509 unsigned nodeid, reg_link;
510 device_t reg_dev;
511 if (reg<0xc0) { // mmio
512 nodeid = (limit & 0xf) + (base&0x30);
513 } else { // io
514 nodeid = (limit & 0xf) + ((base>>4)&0x30);
515 }
516 reg_link = (limit >> 4) & 7;
517 reg_dev = __f0_dev[nodeid];
518 if (reg_dev) {
519 /* Reserve the resource */
520 struct resource *res;
521 res = new_resource(reg_dev, IOINDEX(0x1000 + reg, reg_link));
522 if (res) {
523 res->flags = 1;
524 }
525 }
526 }
527 }
528 /* FIXME: do we need to check extend conf space?
529 I don't believe that much preset value */
530
531#if !CONFIG_PCI_64BIT_PREF_MEM
532 pci_domain_read_resources(dev);
533
534#else
535 struct bus *link;
536 struct resource *resource;
537 for (link=dev->link_list; link; link = link->next) {
538 /* Initialize the system wide io space constraints */
539 resource = new_resource(dev, 0|(link->link_num<<2));
540 resource->base = 0x400;
541 resource->limit = 0xffffUL;
542 resource->flags = IORESOURCE_IO;
543
544 /* Initialize the system wide prefetchable memory resources constraints */
545 resource = new_resource(dev, 1|(link->link_num<<2));
546 resource->limit = 0xfcffffffffULL;
547 resource->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH;
548
549 /* Initialize the system wide memory resources constraints */
550 resource = new_resource(dev, 2|(link->link_num<<2));
551 resource->limit = 0xfcffffffffULL;
552 resource->flags = IORESOURCE_MEM;
553 }
554#endif
555}
556
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800557static void domain_enable_resources(device_t dev)
558{
Kyösti Mälkki8ae16a42014-06-19 20:44:34 +0300559 if (acpi_is_wakeup_s3())
Kyösti Mälkki7b23ae02014-07-04 16:14:37 +0300560 AGESAWRAPPER(fchs3laterestore);
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800561
562 /* Must be called after PCI enumeration and resource allocation */
Kyösti Mälkki7b23ae02014-07-04 16:14:37 +0300563 if (!acpi_is_wakeup_s3())
564 AGESAWRAPPER(amdinitmid);
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800565
566 printk(BIOS_DEBUG, " ader - leaving domain_enable_resources.\n");
567}
568
569#if CONFIG_HW_MEM_HOLE_SIZEK != 0
570struct hw_mem_hole_info {
571 unsigned hole_startk;
572 int node_id;
573};
574static struct hw_mem_hole_info get_hw_mem_hole_info(void)
575{
576 struct hw_mem_hole_info mem_hole;
577 int i;
578 mem_hole.hole_startk = CONFIG_HW_MEM_HOLE_SIZEK;
579 mem_hole.node_id = -1;
580 for (i = 0; i < node_nums; i++) {
581 dram_base_mask_t d;
582 u32 hole;
583 d = get_dram_base_mask(i);
584 if (!(d.mask & 1)) continue; // no memory on this node
585 hole = pci_read_config32(__f1_dev[i], 0xf0);
586 if (hole & 2) { // we find the hole
587 mem_hole.hole_startk = (hole & (0xff<<24)) >> 10;
588 mem_hole.node_id = i; // record the node No with hole
589 break; // only one hole
590 }
591 }
Kyösti Mälkki2f9b3af2014-06-26 05:30:54 +0300592
593 /* We need to double check if there is special set on base reg and limit reg
594 * are not continuous instead of hole, it will find out its hole_startk.
595 */
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800596 if (mem_hole.node_id == -1) {
597 resource_t limitk_pri = 0;
598 for (i=0; i<node_nums; i++) {
599 dram_base_mask_t d;
600 resource_t base_k, limit_k;
601 d = get_dram_base_mask(i);
602 if (!(d.base & 1)) continue;
603 base_k = ((resource_t)(d.base & 0x1fffff00)) <<9;
604 if (base_k > 4 *1024 * 1024) break; // don't need to go to check
605 if (limitk_pri != base_k) { // we find the hole
606 mem_hole.hole_startk = (unsigned)limitk_pri; // must beblow 4G
607 mem_hole.node_id = i;
608 break; //only one hole
609 }
610 limit_k = ((resource_t)(((d.mask & ~1) + 0x000FF) & 0x1fffff00)) << 9;
611 limitk_pri = limit_k;
612 }
613 }
614 return mem_hole;
615}
616#endif
617
618#define ONE_MB_SHIFT 20
619
620static void setup_uma_memory(void)
621{
622#if CONFIG_GFXUMA
623 uint32_t topmem = (uint32_t) bsp_topmem();
624 uint32_t sys_mem;
625
626 /* refer to UMA Size Consideration in Family16h BKDG. */
627 /* Please reference MemNGetUmaSizeOR () */
628 /*
629 * Total system memory UMASize
630 * >= 2G 512M
631 * >=1G 256M
632 * <1G 64M
633 */
634 sys_mem = topmem + (16 << ONE_MB_SHIFT); // Ignore 16MB allocated for C6 when finding UMA size
635 if ((bsp_topmem2()>>32) || (sys_mem >= 2048 << ONE_MB_SHIFT)) {
636 uma_memory_size = 512 << ONE_MB_SHIFT;
637 } else if (sys_mem >= 1024 << ONE_MB_SHIFT) {
638 uma_memory_size = 256 << ONE_MB_SHIFT;
639 } else {
640 uma_memory_size = 64 << ONE_MB_SHIFT;
641 }
642 uma_memory_base = topmem - uma_memory_size; /* TOP_MEM1 */
643
644 printk(BIOS_INFO, "%s: uma size 0x%08llx, memory start 0x%08llx\n",
645 __func__, uma_memory_size, uma_memory_base);
646
647 /* TODO: TOP_MEM2 */
648#endif
649}
650
651
652static void domain_set_resources(device_t dev)
653{
654#if CONFIG_PCI_64BIT_PREF_MEM
655 struct resource *io, *mem1, *mem2;
656 struct resource *res;
657#endif
658 unsigned long mmio_basek;
659 u32 pci_tolm;
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300660 u64 ramtop = 0;
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800661 int i, idx;
662 struct bus *link;
663#if CONFIG_HW_MEM_HOLE_SIZEK != 0
664 struct hw_mem_hole_info mem_hole;
665 u32 reset_memhole = 1;
666#endif
667
668#if CONFIG_PCI_64BIT_PREF_MEM
669
670 for (link = dev->link_list; link; link = link->next) {
671 /* Now reallocate the pci resources memory with the
672 * highest addresses I can manage.
673 */
674 mem1 = find_resource(dev, 1|(link->link_num<<2));
675 mem2 = find_resource(dev, 2|(link->link_num<<2));
676
677 printk(BIOS_DEBUG, "base1: 0x%08Lx limit1: 0x%08Lx size: 0x%08Lx align: %d\n",
678 mem1->base, mem1->limit, mem1->size, mem1->align);
679 printk(BIOS_DEBUG, "base2: 0x%08Lx limit2: 0x%08Lx size: 0x%08Lx align: %d\n",
680 mem2->base, mem2->limit, mem2->size, mem2->align);
681
682 /* See if both resources have roughly the same limits */
683 if (((mem1->limit <= 0xffffffff) && (mem2->limit <= 0xffffffff)) ||
684 ((mem1->limit > 0xffffffff) && (mem2->limit > 0xffffffff)))
685 {
686 /* If so place the one with the most stringent alignment first */
687 if (mem2->align > mem1->align) {
688 struct resource *tmp;
689 tmp = mem1;
690 mem1 = mem2;
691 mem2 = tmp;
692 }
693 /* Now place the memory as high up as it will go */
694 mem2->base = resource_max(mem2);
695 mem1->limit = mem2->base - 1;
696 mem1->base = resource_max(mem1);
697 }
698 else {
699 /* Place the resources as high up as they will go */
700 mem2->base = resource_max(mem2);
701 mem1->base = resource_max(mem1);
702 }
703
704 printk(BIOS_DEBUG, "base1: 0x%08Lx limit1: 0x%08Lx size: 0x%08Lx align: %d\n",
705 mem1->base, mem1->limit, mem1->size, mem1->align);
706 printk(BIOS_DEBUG, "base2: 0x%08Lx limit2: 0x%08Lx size: 0x%08Lx align: %d\n",
707 mem2->base, mem2->limit, mem2->size, mem2->align);
708 }
709
710 for (res = &dev->resource_list; res; res = res->next)
711 {
712 res->flags |= IORESOURCE_ASSIGNED;
713 res->flags |= IORESOURCE_STORED;
714 report_resource_stored(dev, res, "");
715 }
716#endif
717
718 pci_tolm = 0xffffffffUL;
719 for (link = dev->link_list; link; link = link->next) {
720 pci_tolm = find_pci_tolm(link);
721 }
722
723 // FIXME handle interleaved nodes. If you fix this here, please fix
724 // amdk8, too.
725 mmio_basek = pci_tolm >> 10;
726 /* Round mmio_basek to something the processor can support */
727 mmio_basek &= ~((1 << 6) -1);
728
729 // FIXME improve mtrr.c so we don't use up all of the mtrrs with a 64M
730 // MMIO hole. If you fix this here, please fix amdk8, too.
731 /* Round the mmio hole to 64M */
732 mmio_basek &= ~((64*1024) - 1);
733
734#if CONFIG_HW_MEM_HOLE_SIZEK != 0
735 /* if the hw mem hole is already set in raminit stage, here we will compare
736 * mmio_basek and hole_basek. if mmio_basek is bigger that hole_basek and will
737 * use hole_basek as mmio_basek and we don't need to reset hole.
738 * otherwise We reset the hole to the mmio_basek
739 */
740
741 mem_hole = get_hw_mem_hole_info();
742
743 // Use hole_basek as mmio_basek, and we don't need to reset hole anymore
744 if ((mem_hole.node_id != -1) && (mmio_basek > mem_hole.hole_startk)) {
745 mmio_basek = mem_hole.hole_startk;
746 reset_memhole = 0;
747 }
748#endif
749
750 idx = 0x10;
751 for (i = 0; i < node_nums; i++) {
752 dram_base_mask_t d;
753 resource_t basek, limitk, sizek; // 4 1T
754
755 d = get_dram_base_mask(i);
756
757 if (!(d.mask & 1)) continue;
758 basek = ((resource_t)(d.base & 0x1fffff00)) << 9; // could overflow, we may lost 6 bit here
Edward O'Callaghanae5fd342014-11-20 19:58:09 +1100759 limitk = ((resource_t)(((d.mask & ~1) + 0x000FF) & 0x1fffff00)) << 9;
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800760
761 sizek = limitk - basek;
762
763 /* see if we need a hole from 0xa0000 to 0xbffff */
764 if ((basek < ((8*64)+(8*16))) && (sizek > ((8*64)+(16*16)))) {
765 ram_resource(dev, (idx | i), basek, ((8*64)+(8*16)) - basek);
766 idx += 0x10;
767 basek = (8*64)+(16*16);
768 sizek = limitk - ((8*64)+(16*16));
769
770 }
771
772 //printk(BIOS_DEBUG, "node %d : mmio_basek=%08lx, basek=%08llx, limitk=%08llx\n", i, mmio_basek, basek, limitk);
773
Kyösti Mälkki26c65432014-06-26 05:30:54 +0300774 /* split the region to accommodate pci memory space */
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800775 if ((basek < 4*1024*1024 ) && (limitk > mmio_basek)) {
776 if (basek <= mmio_basek) {
777 unsigned pre_sizek;
778 pre_sizek = mmio_basek - basek;
779 if (pre_sizek>0) {
780 ram_resource(dev, (idx | i), basek, pre_sizek);
781 idx += 0x10;
782 sizek -= pre_sizek;
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300783 if (!ramtop)
784 ramtop = mmio_basek * 1024;
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800785 }
786 basek = mmio_basek;
787 }
788 if ((basek + sizek) <= 4*1024*1024) {
789 sizek = 0;
790 }
791 else {
792 uint64_t topmem2 = bsp_topmem2();
793 basek = 4*1024*1024;
794 sizek = topmem2/1024 - basek;
795 }
796 }
797
798 ram_resource(dev, (idx | i), basek, sizek);
799 idx += 0x10;
800 printk(BIOS_DEBUG, "node %d: mmio_basek=%08lx, basek=%08llx, limitk=%08llx\n",
801 i, mmio_basek, basek, limitk);
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300802 if (!ramtop)
803 ramtop = limitk * 1024;
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800804 }
805
806#if CONFIG_GFXUMA
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300807 set_top_of_ram(uma_memory_base);
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800808 uma_resource(dev, 7, uma_memory_base >> 10, uma_memory_size >> 10);
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300809#else
810 set_top_of_ram(ramtop);
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800811#endif
812
813 for(link = dev->link_list; link; link = link->next) {
814 if (link->children) {
815 assign_resources(link);
816 }
817 }
818}
819
820static struct device_operations pci_domain_ops = {
821 .read_resources = domain_read_resources,
822 .set_resources = domain_set_resources,
823 .enable_resources = domain_enable_resources,
824 .init = NULL,
825 .scan_bus = pci_domain_scan_bus,
826 .ops_pci_bus = pci_bus_default_ops,
827};
828
829static void sysconf_init(device_t dev) // first node
830{
831 sblink = (pci_read_config32(dev, 0x64)>>8) & 7; // don't forget sublink1
832 node_nums = ((pci_read_config32(dev, 0x60)>>4) & 7) + 1; //NodeCnt[2:0]
833}
834
835static void add_more_links(device_t dev, unsigned total_links)
836{
837 struct bus *link, *last = NULL;
838 int link_num;
839
840 for (link = dev->link_list; link; link = link->next)
841 last = link;
842
843 if (last) {
844 int links = total_links - last->link_num;
845 link_num = last->link_num;
846 if (links > 0) {
847 link = malloc(links*sizeof(*link));
848 if (!link)
849 die("Couldn't allocate more links!\n");
850 memset(link, 0, links*sizeof(*link));
851 last->next = link;
852 }
853 }
854 else {
855 link_num = -1;
856 link = malloc(total_links*sizeof(*link));
857 memset(link, 0, total_links*sizeof(*link));
858 dev->link_list = link;
859 }
860
861 for (link_num = link_num + 1; link_num < total_links; link_num++) {
862 link->link_num = link_num;
863 link->dev = dev;
864 link->next = link + 1;
865 last = link;
866 link = link->next;
867 }
868 last->next = NULL;
869}
870
871static u32 cpu_bus_scan(device_t dev, u32 max)
872{
873 struct bus *cpu_bus;
874 device_t dev_mc;
875#if CONFIG_CBB
876 device_t pci_domain;
877#endif
878 int i,j;
879 int coreid_bits;
880 int core_max = 0;
881 unsigned ApicIdCoreIdSize;
882 unsigned core_nums;
883 int siblings = 0;
884 unsigned int family;
885
886#if CONFIG_CBB
887 dev_mc = dev_find_slot(0, PCI_DEVFN(CONFIG_CDB, 0)); //0x00
888 if (dev_mc && dev_mc->bus) {
889 printk(BIOS_DEBUG, "%s found", dev_path(dev_mc));
890 pci_domain = dev_mc->bus->dev;
891 if (pci_domain && (pci_domain->path.type == DEVICE_PATH_DOMAIN)) {
892 printk(BIOS_DEBUG, "\n%s move to ",dev_path(dev_mc));
893 dev_mc->bus->secondary = CONFIG_CBB; // move to 0xff
894 printk(BIOS_DEBUG, "%s",dev_path(dev_mc));
895 } else {
896 printk(BIOS_DEBUG, " but it is not under pci_domain directly ");
897 }
898 printk(BIOS_DEBUG, "\n");
899 }
900 dev_mc = dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB, 0));
901 if (!dev_mc) {
902 dev_mc = dev_find_slot(0, PCI_DEVFN(0x18, 0));
903 if (dev_mc && dev_mc->bus) {
904 printk(BIOS_DEBUG, "%s found\n", dev_path(dev_mc));
905 pci_domain = dev_mc->bus->dev;
906 if (pci_domain && (pci_domain->path.type == DEVICE_PATH_DOMAIN)) {
907 if ((pci_domain->link_list) && (pci_domain->link_list->children == dev_mc)) {
908 printk(BIOS_DEBUG, "%s move to ",dev_path(dev_mc));
909 dev_mc->bus->secondary = CONFIG_CBB; // move to 0xff
910 printk(BIOS_DEBUG, "%s\n",dev_path(dev_mc));
911 while (dev_mc) {
912 printk(BIOS_DEBUG, "%s move to ",dev_path(dev_mc));
913 dev_mc->path.pci.devfn -= PCI_DEVFN(0x18,0);
914 printk(BIOS_DEBUG, "%s\n",dev_path(dev_mc));
915 dev_mc = dev_mc->sibling;
916 }
917 }
918 }
919 }
920 }
921#endif
922 dev_mc = dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB, 0));
923 if (!dev_mc) {
924 printk(BIOS_ERR, "%02x:%02x.0 not found", CONFIG_CBB, CONFIG_CDB);
925 die("");
926 }
927 sysconf_init(dev_mc);
928#if CONFIG_CBB && (MAX_NODE_NUMS > 32)
929 if (node_nums>32) { // need to put node 32 to node 63 to bus 0xfe
930 if (pci_domain->link_list && !pci_domain->link_list->next) {
931 struct bus *new_link = new_link(pci_domain);
932 pci_domain->link_list->next = new_link;
933 new_link->link_num = 1;
934 new_link->dev = pci_domain;
935 new_link->children = 0;
936 printk(BIOS_DEBUG, "%s links now 2\n", dev_path(pci_domain));
937 }
938 pci_domain->link_list->next->secondary = CONFIG_CBB - 1;
939 }
940#endif
941
942 /* Get Max Number of cores(MNC) */
943 coreid_bits = (cpuid_ecx(AMD_CPUID_ASIZE_PCCOUNT) & 0x0000F000) >> 12;
944 core_max = 1 << (coreid_bits & 0x000F); //mnc
945
946 ApicIdCoreIdSize = ((cpuid_ecx(0x80000008)>>12) & 0xF);
947 if (ApicIdCoreIdSize) {
948 core_nums = (1 << ApicIdCoreIdSize) - 1;
949 } else {
950 core_nums = 3; //quad core
951 }
952
953 /* Find which cpus are present */
954 cpu_bus = dev->link_list;
955 for (i = 0; i < node_nums; i++) {
956 device_t cdb_dev;
957 unsigned busn, devn;
958 struct bus *pbus;
959
960 busn = CONFIG_CBB;
961 devn = CONFIG_CDB + i;
962 pbus = dev_mc->bus;
963#if CONFIG_CBB && (MAX_NODE_NUMS > 32)
964 if (i >= 32) {
965 busn--;
966 devn -= 32;
967 pbus = pci_domain->link_list->next;
968 }
969#endif
970
971 /* Find the cpu's pci device */
972 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 0));
973 if (!cdb_dev) {
974 /* If I am probing things in a weird order
975 * ensure all of the cpu's pci devices are found.
976 */
977 int fn;
978 for(fn = 0; fn <= 5; fn++) { //FBDIMM?
979 cdb_dev = pci_probe_dev(NULL, pbus,
980 PCI_DEVFN(devn, fn));
981 }
982 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 0));
983 } else {
984 /* Ok, We need to set the links for that device.
985 * otherwise the device under it will not be scanned
986 */
987 int linknum;
988#if CONFIG_HT3_SUPPORT
989 linknum = 8;
990#else
991 linknum = 4;
992#endif
993 add_more_links(cdb_dev, linknum);
994 }
995
996 family = cpuid_eax(1);
997 family = (family >> 20) & 0xFF;
998 if (family == 1) { //f10
999 u32 dword;
1000 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 3));
1001 dword = pci_read_config32(cdb_dev, 0xe8);
1002 siblings = ((dword & BIT15) >> 13) | ((dword & (BIT13 | BIT12)) >> 12);
1003 } else if (family == 7) {//f16
1004 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 5));
1005 if (cdb_dev && cdb_dev->enabled) {
1006 siblings = pci_read_config32(cdb_dev, 0x84);
1007 siblings &= 0xFF;
1008 }
1009 } else {
1010 siblings = 0; //default one core
1011 }
1012 int enable_node = cdb_dev && cdb_dev->enabled;
1013 printk(BIOS_SPEW, "%s family%xh, core_max=0x%x, core_nums=0x%x, siblings=0x%x\n",
1014 dev_path(cdb_dev), 0x0f + family, core_max, core_nums, siblings);
1015
1016 for (j = 0; j <= siblings; j++ ) {
1017 extern CONST OPTIONS_CONFIG_TOPOLOGY ROMDATA TopologyConfiguration;
1018 u32 modules = TopologyConfiguration.PlatformNumberOfModules;
1019 u32 lapicid_start = 0;
1020
1021 /*
1022 * APIC ID calucation is tightly coupled with AGESA v5 code.
1023 * This calculation MUST match the assignment calculation done
1024 * in LocalApicInitializationAtEarly() function.
1025 * And reference GetLocalApicIdForCore()
1026 *
1027 * Apply apic enumeration rules
1028 * For systems with >= 16 APICs, put the IO-APICs at 0..n and
1029 * put the local-APICs at m..z
1030 *
1031 * This is needed because many IO-APIC devices only have 4 bits
1032 * for their APIC id and therefore must reside at 0..15
1033 */
1034#ifndef CFG_PLAT_NUM_IO_APICS /* defined in mainboard buildOpts.c */
1035#define CFG_PLAT_NUM_IO_APICS 3
1036#endif
1037 if ((node_nums * core_max) + CFG_PLAT_NUM_IO_APICS >= 0x10) {
1038 lapicid_start = (CFG_PLAT_NUM_IO_APICS - 1) / core_max;
1039 lapicid_start = (lapicid_start + 1) * core_max;
1040 printk(BIOS_SPEW, "lpaicid_start=0x%x ", lapicid_start);
1041 }
1042 u32 apic_id = (lapicid_start * (i/modules + 1)) + ((i % modules) ? (j + (siblings + 1)) : j);
1043 printk(BIOS_SPEW, "node 0x%x core 0x%x apicid=0x%x\n",
1044 i, j, apic_id);
1045
1046 device_t cpu = add_cpu_device(cpu_bus, apic_id, enable_node);
1047 if (cpu)
1048 amd_cpu_topology(cpu, i, j);
1049 } //j
1050 }
1051 return max;
1052}
1053
1054static void cpu_bus_init(device_t dev)
1055{
1056 initialize_cpus(dev->link_list);
1057}
1058
Siyuan Wang3e32cc02013-07-09 17:16:20 +08001059static void cpu_bus_read_resources(device_t dev)
1060{
1061#if CONFIG_MMCONF_SUPPORT
1062 struct resource *resource = new_resource(dev, 0xc0010058);
1063 resource->base = CONFIG_MMCONF_BASE_ADDRESS;
1064 resource->size = CONFIG_MMCONF_BUS_NUMBER * 4096*256;
1065 resource->flags = IORESOURCE_MEM | IORESOURCE_RESERVE |
1066 IORESOURCE_FIXED | IORESOURCE_STORED | IORESOURCE_ASSIGNED;
1067#endif
1068}
1069
1070static void cpu_bus_set_resources(device_t dev)
1071{
1072 struct resource *resource = find_resource(dev, 0xc0010058);
1073 if (resource) {
1074 report_resource_stored(dev, resource, " <mmconfig>");
1075 }
1076 pci_dev_set_resources(dev);
1077}
1078
1079static struct device_operations cpu_bus_ops = {
1080 .read_resources = cpu_bus_read_resources,
1081 .set_resources = cpu_bus_set_resources,
Edward O'Callaghan812d2a42014-10-31 08:17:23 +11001082 .enable_resources = DEVICE_NOOP,
Siyuan Wang3e32cc02013-07-09 17:16:20 +08001083 .init = cpu_bus_init,
1084 .scan_bus = cpu_bus_scan,
1085};
1086
1087static void root_complex_enable_dev(struct device *dev)
1088{
1089 static int done = 0;
1090
1091 /* Do not delay UMA setup, as a device on the PCI bus may evaluate
1092 the global uma_memory variables already in its enable function. */
1093 if (!done) {
1094 setup_bsp_ramtop();
1095 setup_uma_memory();
1096 done = 1;
1097 }
1098
1099 /* Set the operations if it is a special bus type */
1100 if (dev->path.type == DEVICE_PATH_DOMAIN) {
1101 dev->ops = &pci_domain_ops;
1102 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
1103 dev->ops = &cpu_bus_ops;
1104 }
1105}
1106
1107struct chip_operations northbridge_amd_agesa_family16kb_root_complex_ops = {
1108 CHIP_NAME("AMD FAM16 Root Complex")
1109 .enable_dev = root_complex_enable_dev,
1110};
Bruce Griffith76db07e2013-07-07 02:06:53 -06001111
1112/*********************************************************************
1113 * Change the vendor / device IDs to match the generic VBIOS header. *
1114 *********************************************************************/
1115u32 map_oprom_vendev(u32 vendev)
1116{
1117 u32 new_vendev = vendev;
1118
1119 switch(vendev) {
1120 case 0x10029830:
1121 case 0x10029831:
1122 case 0x10029832:
1123 case 0x10029833:
1124 case 0x10029834:
1125 case 0x10029835:
1126 case 0x10029836:
1127 case 0x10029837:
1128 case 0x10029838:
1129 case 0x10029839:
1130 case 0x1002983A:
1131 case 0x1002983D:
1132 new_vendev = 0x10029830; // This is the default value in AMD-generated VBIOS
1133 break;
1134 default:
1135 break;
1136 }
1137
1138 if (vendev != new_vendev)
1139 printk(BIOS_NOTICE, "Mapping PCI device %8x to %8x\n", vendev, new_vendev);
1140
1141 return new_vendev;
1142}