blob: 2a9c6eee8aa27bf114011bf0fffbe9cf28e64873 [file] [log] [blame]
Yinghai Luf55b58d2007-02-17 14:28:11 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Yinghai Luf55b58d2007-02-17 14:28:11 +00003 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
Stefan Reinauer08670622009-06-30 15:17:49 +000022#if CONFIG_K8_REV_F_SUPPORT == 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000023#define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
24#endif
25
Yinghai Luf55b58d2007-02-17 14:28:11 +000026#include <stdint.h>
Patrick Georgi12aba822009-04-30 07:07:22 +000027#include <string.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000028#include <device/pci_def.h>
29#include <device/pci_ids.h>
30#include <arch/io.h>
31#include <device/pnp_def.h>
32#include <arch/romcc_io.h>
33#include <cpu/x86/lapic.h>
Edwin Beasanteb50c7d2010-07-06 21:05:04 +000034#include <pc80/mc146818rtc.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000035#include <console/console.h>
Patrick Georgi5692c572010-10-05 13:40:31 +000036#include <usbdebug.h>
Uwe Hermann6dc92f02010-11-21 11:36:03 +000037#include <spd.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000038#include <cpu/amd/model_fxx_rev.h>
stepan836ae292010-12-08 05:42:47 +000039#include "southbridge/nvidia/mcp55/early_smbus.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000040#include "northbridge/amd/amdk8/raminit.h"
41#include "cpu/amd/model_fxx/apic_timer.c"
42#include "lib/delay.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000043#include "cpu/x86/lapic/boot_cpu.c"
44#include "northbridge/amd/amdk8/reset_test.c"
stepan8301d832010-12-08 07:07:33 +000045#include "superio/ite/it8716f/early_serial.c"
46#include "superio/ite/it8716f/early_init.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000047#include "cpu/x86/bist.h"
Yinghai Luf55b58d2007-02-17 14:28:11 +000048#include "northbridge/amd/amdk8/debug.c"
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000049#include "cpu/x86/mtrr/earlymtrr.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000050#include "northbridge/amd/amdk8/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000051#include "southbridge/nvidia/mcp55/early_ctrl.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000052
53#define SERIAL_DEV PNP_DEV(0x2e, IT8716F_SP1)
Carl-Daniel Hailfinger34153ac2007-11-14 15:09:30 +000054#define GPIO_DEV PNP_DEV(0x2e, IT8716F_GPIO)
Yinghai Luf55b58d2007-02-17 14:28:11 +000055
Uwe Hermann7b997052010-11-21 22:47:22 +000056static void memreset(int controllers, const struct mem_controller *ctrl) { }
57static void activate_spd_rom(const struct mem_controller *ctrl) { }
Yinghai Luf55b58d2007-02-17 14:28:11 +000058
59static inline int spd_read_byte(unsigned device, unsigned address)
60{
61 return smbus_read_byte(device, address);
62}
63
Yinghai Luf55b58d2007-02-17 14:28:11 +000064#define MCP55_MB_SETUP \
Torsten Duwee7537f12007-10-31 00:49:38 +000065 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x68,/* GPIO38 PCI_REQ3 */ \
66 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x68,/* GPIO39 PCI_GNT3 */ \
67 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x68,/* GPIO40 PCI_GNT2 */ \
68 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x68,/* GPIO41 PCI_REQ2 */ \
Yinghai Luf55b58d2007-02-17 14:28:11 +000069 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
70 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
71
stepan836ae292010-12-08 05:42:47 +000072#include "southbridge/nvidia/mcp55/early_setup_ss.h"
73#include "southbridge/nvidia/mcp55/early_setup_car.c"
stepan8301d832010-12-08 07:07:33 +000074#include "northbridge/amd/amdk8/f.h"
Stefan Reinauerd55e26f2010-04-25 13:54:30 +000075#include "northbridge/amd/amdk8/incoherent_ht.c"
76#include "northbridge/amd/amdk8/coherent_ht.c"
77#include "northbridge/amd/amdk8/raminit_f.c"
78#include "lib/generic_sdram.c"
Stefan Reinauer14e22772010-04-27 06:56:47 +000079#include "resourcemap.c"
Stefan Reinauerd55e26f2010-04-25 13:54:30 +000080#include "cpu/amd/dualcore/dualcore.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000081#include "cpu/amd/car/post_cache_as_ram.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000082#include "cpu/amd/model_fxx/init_cpus.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000083#include "cpu/amd/model_fxx/fidvid.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000084#include "northbridge/amd/amdk8/early_ht.c"
85
Yinghai Luf55b58d2007-02-17 14:28:11 +000086static void sio_setup(void)
87{
Yinghai Luf55b58d2007-02-17 14:28:11 +000088 uint32_t dword;
89 uint8_t byte;
90
91 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
Stefan Reinauer14e22772010-04-27 06:56:47 +000092 byte |= 0x20;
Yinghai Luf55b58d2007-02-17 14:28:11 +000093 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
Stefan Reinauer14e22772010-04-27 06:56:47 +000094
Yinghai Luf55b58d2007-02-17 14:28:11 +000095 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
96 dword |= (1<<0);
97 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
Stefan Reinauer14e22772010-04-27 06:56:47 +000098
Yinghai Luf55b58d2007-02-17 14:28:11 +000099 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
100 dword |= (1<<16);
101 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
102}
103
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000104void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Yinghai Luf55b58d2007-02-17 14:28:11 +0000105{
106 static const uint16_t spd_addr [] = {
Uwe Hermann7b997052010-11-21 22:47:22 +0000107 // Node 0
108 DIMM0, DIMM2, 0, 0,
109 DIMM1, DIMM3, 0, 0,
110 // Node 1
111 DIMM4, DIMM6, 0, 0,
112 DIMM5, DIMM7, 0, 0,
Yinghai Luf55b58d2007-02-17 14:28:11 +0000113 };
114
Stefan Reinauer14e22772010-04-27 06:56:47 +0000115 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE
Stefan Reinauer23836e22010-04-15 12:39:29 +0000116 + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000117 int needs_reset = 0;
118 unsigned bsp_apicid = 0;
Carl-Daniel Hailfinger34153ac2007-11-14 15:09:30 +0000119 uint8_t tmp = 0;
Yinghai Luf55b58d2007-02-17 14:28:11 +0000120
Patrick Georgi2bd91002010-03-18 16:46:50 +0000121 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000122 /* Nothing special needs to be done to find bus 0 */
123 /* Allow the HT devices to be found */
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000124 enumerate_ht_chain();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000125 sio_setup();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000126 }
127
Uwe Hermann7b997052010-11-21 22:47:22 +0000128 if (bist == 0)
Yinghai Luf55b58d2007-02-17 14:28:11 +0000129 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000130
131 pnp_enter_ext_func_mode(SERIAL_DEV);
Carl-Daniel Hailfingere13abe52007-11-14 17:57:04 +0000132 /* The following line will set CLKIN to 24 MHz, external */
133 pnp_write_config(SERIAL_DEV, IT8716F_CONFIG_REG_CLOCKSEL, 0x11);
Carl-Daniel Hailfinger34153ac2007-11-14 15:09:30 +0000134 tmp = pnp_read_config(SERIAL_DEV, IT8716F_CONFIG_REG_SWSUSP);
135 /* Is serial flash enabled? Then enable writing to serial flash. */
136 if (tmp & 0x0e) {
137 pnp_write_config(SERIAL_DEV, IT8716F_CONFIG_REG_SWSUSP, tmp | 0x10);
138 pnp_set_logical_device(GPIO_DEV);
139 /* Set Serial Flash interface to 0x0820 */
140 pnp_write_config(GPIO_DEV, 0x64, 0x08);
141 pnp_write_config(GPIO_DEV, 0x65, 0x20);
Carl-Daniel Hailfinger34153ac2007-11-14 15:09:30 +0000142 }
Stefan Reinauer08670622009-06-30 15:17:49 +0000143 it8716f_enable_dev(SERIAL_DEV, CONFIG_TTYS0_BASE);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000144 pnp_exit_ext_func_mode(SERIAL_DEV);
145
146 setup_mb_resource_map();
147
Stefan Reinauer42fa7fe2011-04-20 20:54:07 +0000148 console_init();
Stefan Reinauer14e22772010-04-27 06:56:47 +0000149
Yinghai Luf55b58d2007-02-17 14:28:11 +0000150 /* Halt if there was a built in self test failure */
151 report_bist_failure(bist);
152
Myles Watson08e0fb82010-03-22 16:33:25 +0000153 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000154
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000155 print_debug("bsp_apicid="); print_debug_hex8(bsp_apicid); print_debug("\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000156
Stefan Reinauer08670622009-06-30 15:17:49 +0000157#if CONFIG_MEM_TRAIN_SEQ == 1
Yinghai Luf55b58d2007-02-17 14:28:11 +0000158 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
159#endif
160 setup_coherent_ht_domain(); // routing table and start other core0
161
162 wait_all_core0_started();
163#if CONFIG_LOGICAL_CPUS==1
164 // It is said that we should start core1 after all core0 launched
165 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
166 * So here need to make sure last core0 is started, esp for two way system,
167 * (there may be apic id conflicts in that case)
168 */
169 start_other_cores();
170 wait_all_other_cores_started(bsp_apicid);
171#endif
172
173 /* it will set up chains and store link pair for optimization later */
174 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
175
Patrick Georgi76e81522010-11-16 21:25:29 +0000176#if CONFIG_SET_FIDVID
Yinghai Luf55b58d2007-02-17 14:28:11 +0000177 {
178 msr_t msr;
179 msr=rdmsr(0xc0010042);
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000180 print_debug("begin msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000181 }
Yinghai Luf55b58d2007-02-17 14:28:11 +0000182 enable_fid_change();
Yinghai Luf55b58d2007-02-17 14:28:11 +0000183 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000184 init_fidvid_bsp(bsp_apicid);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000185 // show final fid and vid
186 {
187 msr_t msr;
188 msr=rdmsr(0xc0010042);
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000189 print_debug("end msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000190 }
191#endif
192
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000193 init_timer(); // Need to use TMICT to synconize FID/VID
194
Yinghai Luf55b58d2007-02-17 14:28:11 +0000195 needs_reset |= optimize_link_coherent_ht();
196 needs_reset |= optimize_link_incoherent_ht(sysinfo);
197 needs_reset |= mcp55_early_setup_x();
198
199 // fidvid change will issue one LDTSTOP and the HT change will be effective too
200 if (needs_reset) {
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000201 print_info("ht reset -\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000202 soft_reset();
203 }
204 allow_all_aps_stop(bsp_apicid);
205
206 //It's the time to set ctrl in sysinfo now;
207 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
208
Stefan Reinauer14e22772010-04-27 06:56:47 +0000209 enable_smbus();
Yinghai Luf55b58d2007-02-17 14:28:11 +0000210
Yinghai Luf55b58d2007-02-17 14:28:11 +0000211 /* all ap stopped? */
Yinghai Luf55b58d2007-02-17 14:28:11 +0000212
213 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
214
215 post_cache_as_ram(); // bsp swtich stack to ram and copy sysinfo ram now
Yinghai Luf55b58d2007-02-17 14:28:11 +0000216}