blob: 94796a998280323571b2810e1393850fa71ee18f [file] [log] [blame]
Stefan Reinauer23190272008-08-20 13:41:24 +00001/*
2 * inteltool - dump all registers on an Intel CPU + chipset based system.
3 *
Stefan Reinauer14e22772010-04-27 06:56:47 +00004 * Copyright (C) 2008-2010 by coresystems GmbH
5 *
Stefan Reinauer23190272008-08-20 13:41:24 +00006 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 */
19
20
21#include <stdio.h>
22#include <stdlib.h>
Stefan Reinauer23190272008-08-20 13:41:24 +000023#include "inteltool.h"
24
25/*
26 * (G)MCH MMIO Config Space
27 */
28int print_mchbar(struct pci_dev *nb)
29{
30 int i, size = (16 * 1024);
31 volatile uint8_t *mchbar;
Stefan Reinauer1162f252008-12-04 15:18:20 +000032 uint64_t mchbar_phys;
Stefan Reinauer23190272008-08-20 13:41:24 +000033
34 printf("\n============= MCHBAR ============\n\n");
35
36 switch (nb->device_id) {
Pat Erleyca3548e2010-04-21 06:23:19 +000037 case PCI_DEVICE_ID_INTEL_82915:
Stefan Reinauer23190272008-08-20 13:41:24 +000038 case PCI_DEVICE_ID_INTEL_82945GM:
Björn Busse2d33dc42010-08-01 15:33:30 +000039 case PCI_DEVICE_ID_INTEL_82945GSE:
Stefan Reinauer3d9a12f2008-11-02 11:11:40 +000040 case PCI_DEVICE_ID_INTEL_82945P:
Stefan Reinauer1162f252008-12-04 15:18:20 +000041 case PCI_DEVICE_ID_INTEL_82975X:
Stefan Reinauer23190272008-08-20 13:41:24 +000042 mchbar_phys = pci_read_long(nb, 0x44) & 0xfffffffe;
43 break;
Stefan Reinauer1162f252008-12-04 15:18:20 +000044 case PCI_DEVICE_ID_INTEL_PM965:
Loïc Grenié8429de72009-11-02 15:01:49 +000045 case PCI_DEVICE_ID_INTEL_82Q35:
46 case PCI_DEVICE_ID_INTEL_82G33:
47 case PCI_DEVICE_ID_INTEL_82Q33:
Stefan Reinauer1162f252008-12-04 15:18:20 +000048 mchbar_phys = pci_read_long(nb, 0x48) & 0xfffffffe;
49 mchbar_phys |= ((uint64_t)pci_read_long(nb, 0x4c)) << 32;
50 break;
Corey Osgood23d98c72010-07-29 19:25:31 +000051 case PCI_DEVICE_ID_INTEL_Q965:
52 case PCI_DEVICE_ID_INTEL_ATOM_DXXX:
53 case PCI_DEVICE_ID_INTEL_ATOM_NXXX:
54 mchbar_phys = pci_read_long(nb, 0x48);
55
56 /* Test if bit 0 of the MCHBAR reg is 1 to enable memory reads.
57 * If it isn't, try to set it. This may fail, because there is
58 * some bit that locks that bit, and isn't in the public
59 * datasheets.
60 */
61
62 if(!(mchbar_phys & 1))
63 {
64 printf("Access to the MCHBAR is currently disabled, "\
65 "attempting to enable.\n");
66 mchbar_phys |= 0x1;
67 pci_write_long(nb, 0x48, mchbar_phys);
68 if(pci_read_long(nb, 0x48) & 1)
69 printf("Enabled successfully.\n");
70 else
71 printf("Enable FAILED!\n");
72 }
73 mchbar_phys &= 0xfffffffe;
74 mchbar_phys |= ((uint64_t)pci_read_long(nb, 0x4c)) << 32;
75 break;
Maciej Pijanka90d17402009-09-30 17:05:46 +000076 case PCI_DEVICE_ID_INTEL_82443LX:
77 case PCI_DEVICE_ID_INTEL_82443BX:
Stefan Reinauerb2aedb12009-08-29 15:45:43 +000078 case PCI_DEVICE_ID_INTEL_82810:
Joseph Smithe10757e2010-06-16 22:21:19 +000079 case PCI_DEVICE_ID_INTEL_82810E_MC:
Stefan Reinauerb2aedb12009-08-29 15:45:43 +000080 case PCI_DEVICE_ID_INTEL_82810DC:
Stefan Reinauer04844812010-02-22 11:26:06 +000081 case PCI_DEVICE_ID_INTEL_82830M:
Stefan Reinauer23190272008-08-20 13:41:24 +000082 printf("This northbrigde does not have MCHBAR.\n");
83 return 1;
Anton Kochkovda0b4562010-05-30 12:33:12 +000084 case PCI_DEVICE_ID_INTEL_GS45:
85 mchbar_phys = pci_read_long(nb, 0x48) & 0xfffffffe;
86 mchbar_phys |= ((uint64_t)pci_read_long(nb, 0x4c)) << 32;
87 break;
Stefan Reinauer23190272008-08-20 13:41:24 +000088 default:
89 printf("Error: Dumping MCHBAR on this northbridge is not (yet) supported.\n");
90 return 1;
91 }
92
Stefan Reinauer1162f252008-12-04 15:18:20 +000093 mchbar = map_physical(mchbar_phys, size);
Stefan Reinauer14e22772010-04-27 06:56:47 +000094
Stefan Reinauer1162f252008-12-04 15:18:20 +000095 if (mchbar == NULL) {
Stefan Reinauer23190272008-08-20 13:41:24 +000096 perror("Error mapping MCHBAR");
97 exit(1);
98 }
99
Stefan Reinauer1162f252008-12-04 15:18:20 +0000100 printf("MCHBAR = 0x%08llx (MEM)\n\n", mchbar_phys);
Stefan Reinauer23190272008-08-20 13:41:24 +0000101
102 for (i = 0; i < size; i += 4) {
103 if (*(uint32_t *)(mchbar + i))
104 printf("0x%04x: 0x%08x\n", i, *(uint32_t *)(mchbar+i));
105 }
106
Stefan Reinauer1162f252008-12-04 15:18:20 +0000107 unmap_physical((void *)mchbar, size);
Stefan Reinauer23190272008-08-20 13:41:24 +0000108 return 0;
109}
110
111