blob: f557468f21678244463a684bdc2b9b06cd089e54 [file] [log] [blame]
Siyuan Wang3e32cc02013-07-09 17:16:20 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2012 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
20#include <console/console.h>
21#include <arch/io.h>
Kyösti Mälkki8ae16a42014-06-19 20:44:34 +030022#include <arch/acpi.h>
Siyuan Wang3e32cc02013-07-09 17:16:20 +080023#include <stdint.h>
24#include <device/device.h>
25#include <device/pci.h>
26#include <device/pci_ids.h>
27#include <device/hypertransport.h>
28#include <stdlib.h>
29#include <string.h>
30#include <lib.h>
31#include <cpu/cpu.h>
32#include <cbmem.h>
33
34#include <cpu/x86/lapic.h>
35#include <cpu/amd/mtrr.h>
36
37#include <Porting.h>
38#include <AGESA.h>
39#include <Options.h>
40#include <Topology.h>
41#include <cpu/amd/amdfam16.h>
42#include <cpuRegisters.h>
43#include "agesawrapper.h"
44#include "northbridge.h"
45
46#define MAX_NODE_NUMS (MAX_NODES * MAX_DIES)
47
48#if (defined CONFIG_EXT_CONF_SUPPORT) && CONFIG_EXT_CONF_SUPPORT == 1
49#error CONFIG_EXT_CONF_SUPPORT == 1 not support anymore!
50#endif
51
52typedef struct dram_base_mask {
53 u32 base; //[47:27] at [28:8]
54 u32 mask; //[47:27] at [28:8] and enable at bit 0
55} dram_base_mask_t;
56
57static unsigned node_nums;
58static unsigned sblink;
59static device_t __f0_dev[MAX_NODE_NUMS];
60static device_t __f1_dev[MAX_NODE_NUMS];
61static device_t __f2_dev[MAX_NODE_NUMS];
62static device_t __f4_dev[MAX_NODE_NUMS];
63static unsigned fx_devs = 0;
64
65static dram_base_mask_t get_dram_base_mask(u32 nodeid)
66{
67 device_t dev;
68 dram_base_mask_t d;
69 dev = __f1_dev[0];
70 u32 temp;
71 temp = pci_read_config32(dev, 0x44 + (nodeid << 3)); //[39:24] at [31:16]
72 d.mask = ((temp & 0xfff80000)>>(8+3)); // mask out DramMask [26:24] too
73 temp = pci_read_config32(dev, 0x144 + (nodeid <<3)) & 0xff; //[47:40] at [7:0]
74 d.mask |= temp<<21;
75 temp = pci_read_config32(dev, 0x40 + (nodeid << 3)); //[39:24] at [31:16]
76 d.mask |= (temp & 1); // enable bit
77 d.base = ((temp & 0xfff80000)>>(8+3)); // mask out DramBase [26:24) too
78 temp = pci_read_config32(dev, 0x140 + (nodeid <<3)) & 0xff; //[47:40] at [7:0]
79 d.base |= temp<<21;
80 return d;
81}
82
83static void set_io_addr_reg(device_t dev, u32 nodeid, u32 linkn, u32 reg,
84 u32 io_min, u32 io_max)
85{
86 u32 i;
87 u32 tempreg;
88 /* io range allocation */
89 tempreg = (nodeid&0xf) | ((nodeid & 0x30)<<(8-4)) | (linkn<<4) | ((io_max&0xf0)<<(12-4)); //limit
90 for (i=0; i<node_nums; i++)
91 pci_write_config32(__f1_dev[i], reg+4, tempreg);
92 tempreg = 3 /*| ( 3<<4)*/ | ((io_min&0xf0)<<(12-4)); //base :ISA and VGA ?
93#if 0
94 // FIXME: can we use VGA reg instead?
95 if (dev->link[link].bridge_ctrl & PCI_BRIDGE_CTL_VGA) {
96 printk(BIOS_SPEW, "%s, enabling legacy VGA IO forwarding for %s link %s\n",
97 __func__, dev_path(dev), link);
98 tempreg |= PCI_IO_BASE_VGA_EN;
99 }
100 if (dev->link[link].bridge_ctrl & PCI_BRIDGE_CTL_NO_ISA) {
101 tempreg |= PCI_IO_BASE_NO_ISA;
102 }
103#endif
104 for (i=0; i<node_nums; i++)
105 pci_write_config32(__f1_dev[i], reg, tempreg);
106}
107
108static void set_mmio_addr_reg(u32 nodeid, u32 linkn, u32 reg, u32 index, u32 mmio_min, u32 mmio_max, u32 nodes)
109{
110 u32 i;
111 u32 tempreg;
112 /* io range allocation */
113 tempreg = (nodeid&0xf) | (linkn<<4) | (mmio_max&0xffffff00); //limit
114 for (i=0; i<nodes; i++)
115 pci_write_config32(__f1_dev[i], reg+4, tempreg);
116 tempreg = 3 | (nodeid & 0x30) | (mmio_min&0xffffff00);
117 for (i=0; i<node_nums; i++)
118 pci_write_config32(__f1_dev[i], reg, tempreg);
119}
120
121static device_t get_node_pci(u32 nodeid, u32 fn)
122{
123#if MAX_NODE_NUMS + CONFIG_CDB >= 32
124 if ((CONFIG_CDB + nodeid) < 32) {
125 return dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB + nodeid, fn));
126 } else {
127 return dev_find_slot(CONFIG_CBB-1, PCI_DEVFN(CONFIG_CDB + nodeid - 32, fn));
128 }
129#else
130 return dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB + nodeid, fn));
131#endif
132}
133
134static void get_fx_devs(void)
135{
136 int i;
137 for (i = 0; i < MAX_NODE_NUMS; i++) {
138 __f0_dev[i] = get_node_pci(i, 0);
139 __f1_dev[i] = get_node_pci(i, 1);
140 __f2_dev[i] = get_node_pci(i, 2);
141 __f4_dev[i] = get_node_pci(i, 4);
142 if (__f0_dev[i] != NULL && __f1_dev[i] != NULL)
143 fx_devs = i+1;
144 }
145 if (__f1_dev[0] == NULL || __f0_dev[0] == NULL || fx_devs == 0) {
146 die("Cannot find 0:0x18.[0|1]\n");
147 }
148 printk(BIOS_DEBUG, "fx_devs=0x%x\n", fx_devs);
149}
150
151static u32 f1_read_config32(unsigned reg)
152{
153 if (fx_devs == 0)
154 get_fx_devs();
155 return pci_read_config32(__f1_dev[0], reg);
156}
157
158static void f1_write_config32(unsigned reg, u32 value)
159{
160 int i;
161 if (fx_devs == 0)
162 get_fx_devs();
163 for(i = 0; i < fx_devs; i++) {
164 device_t dev;
165 dev = __f1_dev[i];
166 if (dev && dev->enabled) {
167 pci_write_config32(dev, reg, value);
168 }
169 }
170}
171
172static u32 amdfam16_nodeid(device_t dev)
173{
174#if MAX_NODE_NUMS == 64
175 unsigned busn;
176 busn = dev->bus->secondary;
177 if (busn != CONFIG_CBB) {
178 return (dev->path.pci.devfn >> 3) - CONFIG_CDB + 32;
179 } else {
180 return (dev->path.pci.devfn >> 3) - CONFIG_CDB;
181 }
182
183#else
184 return (dev->path.pci.devfn >> 3) - CONFIG_CDB;
185#endif
186}
187
188static void set_vga_enable_reg(u32 nodeid, u32 linkn)
189{
190 u32 val;
191
192 val = 1 | (nodeid<<4) | (linkn<<12);
193 /* it will routing
194 * (1)mmio 0xa0000:0xbffff
195 * (2)io 0x3b0:0x3bb, 0x3c0:0x3df
196 */
197 f1_write_config32(0xf4, val);
198
199}
200
201/**
202 * @return
203 * @retval 2 resoure does not exist, usable
204 * @retval 0 resource exists, not usable
205 * @retval 1 resource exist, resource has been allocated before
206 */
207static int reg_useable(unsigned reg, device_t goal_dev, unsigned goal_nodeid,
208 unsigned goal_link)
209{
210 struct resource *res;
211 unsigned nodeid, link = 0;
212 int result;
213 res = 0;
214 for (nodeid = 0; !res && (nodeid < fx_devs); nodeid++) {
215 device_t dev;
216 dev = __f0_dev[nodeid];
217 if (!dev)
218 continue;
219 for (link = 0; !res && (link < 8); link++) {
220 res = probe_resource(dev, IOINDEX(0x1000 + reg, link));
221 }
222 }
223 result = 2;
224 if (res) {
225 result = 0;
226 if ((goal_link == (link - 1)) &&
227 (goal_nodeid == (nodeid - 1)) &&
228 (res->flags <= 1)) {
229 result = 1;
230 }
231 }
232 return result;
233}
234
235static struct resource *amdfam16_find_iopair(device_t dev, unsigned nodeid, unsigned link)
236{
237 struct resource *resource;
238 u32 free_reg, reg;
239 resource = 0;
240 free_reg = 0;
241 for (reg = 0xc0; reg <= 0xd8; reg += 0x8) {
242 int result;
243 result = reg_useable(reg, dev, nodeid, link);
244 if (result == 1) {
245 /* I have been allocated this one */
246 break;
247 }
248 else if (result > 1) {
249 /* I have a free register pair */
250 free_reg = reg;
251 }
252 }
253 if (reg > 0xd8) {
254 reg = free_reg; // if no free, the free_reg still be 0
255 }
256
257 resource = new_resource(dev, IOINDEX(0x1000 + reg, link));
258
259 return resource;
260}
261
262static struct resource *amdfam16_find_mempair(device_t dev, u32 nodeid, u32 link)
263{
264 struct resource *resource;
265 u32 free_reg, reg;
266 resource = 0;
267 free_reg = 0;
268 for (reg = 0x80; reg <= 0xb8; reg += 0x8) {
269 int result;
270 result = reg_useable(reg, dev, nodeid, link);
271 if (result == 1) {
272 /* I have been allocated this one */
273 break;
274 }
275 else if (result > 1) {
276 /* I have a free register pair */
277 free_reg = reg;
278 }
279 }
280 if (reg > 0xb8) {
281 reg = free_reg;
282 }
283
284 resource = new_resource(dev, IOINDEX(0x1000 + reg, link));
285 return resource;
286}
287
288static void amdfam16_link_read_bases(device_t dev, u32 nodeid, u32 link)
289{
290 struct resource *resource;
291
292 /* Initialize the io space constraints on the current bus */
293 resource = amdfam16_find_iopair(dev, nodeid, link);
294 if (resource) {
295 u32 align;
296 align = log2(HT_IO_HOST_ALIGN);
297 resource->base = 0;
298 resource->size = 0;
299 resource->align = align;
300 resource->gran = align;
301 resource->limit = 0xffffUL;
302 resource->flags = IORESOURCE_IO | IORESOURCE_BRIDGE;
303 }
304
305 /* Initialize the prefetchable memory constraints on the current bus */
306 resource = amdfam16_find_mempair(dev, nodeid, link);
307 if (resource) {
308 resource->base = 0;
309 resource->size = 0;
310 resource->align = log2(HT_MEM_HOST_ALIGN);
311 resource->gran = log2(HT_MEM_HOST_ALIGN);
312 resource->limit = 0xffffffffffULL;
313 resource->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH;
314 resource->flags |= IORESOURCE_BRIDGE;
315 }
316
317 /* Initialize the memory constraints on the current bus */
318 resource = amdfam16_find_mempair(dev, nodeid, link);
319 if (resource) {
320 resource->base = 0;
321 resource->size = 0;
322 resource->align = log2(HT_MEM_HOST_ALIGN);
323 resource->gran = log2(HT_MEM_HOST_ALIGN);
324 resource->limit = 0xffffffffffULL;
325 resource->flags = IORESOURCE_MEM | IORESOURCE_BRIDGE;
326 }
327
328}
329
330static void read_resources(device_t dev)
331{
332 u32 nodeid;
333 struct bus *link;
334
335 nodeid = amdfam16_nodeid(dev);
336 for (link = dev->link_list; link; link = link->next) {
337 if (link->children) {
338 amdfam16_link_read_bases(dev, nodeid, link->link_num);
339 }
340 }
341}
342
343static void set_resource(device_t dev, struct resource *resource, u32 nodeid)
344{
345 resource_t rbase, rend;
346 unsigned reg, link_num;
347 char buf[50];
348
349 /* Make certain the resource has actually been set */
350 if (!(resource->flags & IORESOURCE_ASSIGNED)) {
351 return;
352 }
353
354 /* If I have already stored this resource don't worry about it */
355 if (resource->flags & IORESOURCE_STORED) {
356 return;
357 }
358
359 /* Only handle PCI memory and IO resources */
360 if (!(resource->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
361 return;
362
363 /* Ensure I am actually looking at a resource of function 1 */
364 if ((resource->index & 0xffff) < 0x1000) {
365 return;
366 }
367 /* Get the base address */
368 rbase = resource->base;
369
370 /* Get the limit (rounded up) */
371 rend = resource_end(resource);
372
373 /* Get the register and link */
374 reg = resource->index & 0xfff; // 4k
375 link_num = IOINDEX_LINK(resource->index);
376
377 if (resource->flags & IORESOURCE_IO) {
378 set_io_addr_reg(dev, nodeid, link_num, reg, rbase>>8, rend>>8);
379 }
380 else if (resource->flags & IORESOURCE_MEM) {
381 set_mmio_addr_reg(nodeid, link_num, reg, (resource->index >>24), rbase>>8, rend>>8, node_nums) ;// [39:8]
382 }
383 resource->flags |= IORESOURCE_STORED;
Vladimir Serbinenkoa37383d2013-11-26 02:41:26 +0100384 snprintf(buf, sizeof (buf), " <node %x link %x>",
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800385 nodeid, link_num);
386 report_resource_stored(dev, resource, buf);
387}
388
389/**
390 * I tried to reuse the resource allocation code in set_resource()
391 * but it is too difficult to deal with the resource allocation magic.
392 */
393
394static void create_vga_resource(device_t dev, unsigned nodeid)
395{
396 struct bus *link;
397
398 /* find out which link the VGA card is connected,
399 * we only deal with the 'first' vga card */
400 for (link = dev->link_list; link; link = link->next) {
401 if (link->bridge_ctrl & PCI_BRIDGE_CTL_VGA) {
402#if CONFIG_MULTIPLE_VGA_ADAPTERS
403 extern device_t vga_pri; // the primary vga device, defined in device.c
404 printk(BIOS_DEBUG, "VGA: vga_pri bus num = %d bus range [%d,%d]\n", vga_pri->bus->secondary,
405 link->secondary,link->subordinate);
406 /* We need to make sure the vga_pri is under the link */
407 if((vga_pri->bus->secondary >= link->secondary ) &&
408 (vga_pri->bus->secondary <= link->subordinate )
409 )
410#endif
411 break;
412 }
413 }
414
415 /* no VGA card installed */
416 if (link == NULL)
417 return;
418
419 printk(BIOS_DEBUG, "VGA: %s (aka node %d) link %d has VGA device\n", dev_path(dev), nodeid, sblink);
420 set_vga_enable_reg(nodeid, sblink);
421}
422
423static void set_resources(device_t dev)
424{
425 unsigned nodeid;
426 struct bus *bus;
427 struct resource *res;
428
429 /* Find the nodeid */
430 nodeid = amdfam16_nodeid(dev);
431
432 create_vga_resource(dev, nodeid); //TODO: do we need this?
433
434 /* Set each resource we have found */
435 for (res = dev->resource_list; res; res = res->next) {
436 set_resource(dev, res, nodeid);
437 }
438
439 for (bus = dev->link_list; bus; bus = bus->next) {
440 if (bus->children) {
441 assign_resources(bus);
442 }
443 }
444}
445
446static void northbridge_init(struct device *dev)
447{
448}
449#if 0 /* TODO: Check if needed. */
450static unsigned scan_chains(device_t dev, unsigned max)
451{
452 unsigned nodeid;
453 struct bus *link;
454 device_t io_hub = NULL;
455 u32 next_unitid = 0x18;
456 nodeid = amdfam16_nodeid(dev);
457 if (nodeid == 0) {
458 for (link = dev->link_list; link; link = link->next) {
459 //if (link->link_num == sblink) { /* devicetree put IO Hub on link_lsit[sblink] */
460 if (link->link_num == 0) { /* devicetree put IO Hub on link_lsit[0] */
461 io_hub = link->children;
462 if (!io_hub || !io_hub->enabled) {
463 die("I can't find the IO Hub, or IO Hub not enabled, please check the device tree.\n");
464 }
465 /* Now that nothing is overlapping it is safe to scan the children. */
466 max = pci_scan_bus(link, 0x00, ((next_unitid - 1) << 3) | 7, 0);
467 }
468 }
469 }
470 return max;
471}
472#endif
473static struct device_operations northbridge_operations = {
474 .read_resources = read_resources,
475 .set_resources = set_resources,
476 .enable_resources = pci_dev_enable_resources,
477 .init = northbridge_init,
478 //.scan_bus = scan_chains, /* TODO: */
479 .enable = 0,
480 .ops_pci = 0,
481};
482
483static const struct pci_driver family16_northbridge __pci_driver = {
484 .ops = &northbridge_operations,
485 .vendor = PCI_VENDOR_ID_AMD,
486 .device = PCI_DEVICE_ID_AMD_16H_MODEL_000F_NB_HT,
487};
488
489static const struct pci_driver family10_northbridge __pci_driver = {
490 .ops = &northbridge_operations,
491 .vendor = PCI_VENDOR_ID_AMD,
492 .device = PCI_DEVICE_ID_AMD_10H_NB_HT,
493};
494
495struct chip_operations northbridge_amd_agesa_family16kb_ops = {
496 CHIP_NAME("AMD FAM16 Northbridge")
497 .enable_dev = 0,
498};
499
500static void domain_read_resources(device_t dev)
501{
502 unsigned reg;
503
504 /* Find the already assigned resource pairs */
505 get_fx_devs();
506 for (reg = 0x80; reg <= 0xd8; reg+= 0x08) {
507 u32 base, limit;
508 base = f1_read_config32(reg);
509 limit = f1_read_config32(reg + 0x04);
510 /* Is this register allocated? */
511 if ((base & 3) != 0) {
512 unsigned nodeid, reg_link;
513 device_t reg_dev;
514 if (reg<0xc0) { // mmio
515 nodeid = (limit & 0xf) + (base&0x30);
516 } else { // io
517 nodeid = (limit & 0xf) + ((base>>4)&0x30);
518 }
519 reg_link = (limit >> 4) & 7;
520 reg_dev = __f0_dev[nodeid];
521 if (reg_dev) {
522 /* Reserve the resource */
523 struct resource *res;
524 res = new_resource(reg_dev, IOINDEX(0x1000 + reg, reg_link));
525 if (res) {
526 res->flags = 1;
527 }
528 }
529 }
530 }
531 /* FIXME: do we need to check extend conf space?
532 I don't believe that much preset value */
533
534#if !CONFIG_PCI_64BIT_PREF_MEM
535 pci_domain_read_resources(dev);
536
537#else
538 struct bus *link;
539 struct resource *resource;
540 for (link=dev->link_list; link; link = link->next) {
541 /* Initialize the system wide io space constraints */
542 resource = new_resource(dev, 0|(link->link_num<<2));
543 resource->base = 0x400;
544 resource->limit = 0xffffUL;
545 resource->flags = IORESOURCE_IO;
546
547 /* Initialize the system wide prefetchable memory resources constraints */
548 resource = new_resource(dev, 1|(link->link_num<<2));
549 resource->limit = 0xfcffffffffULL;
550 resource->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH;
551
552 /* Initialize the system wide memory resources constraints */
553 resource = new_resource(dev, 2|(link->link_num<<2));
554 resource->limit = 0xfcffffffffULL;
555 resource->flags = IORESOURCE_MEM;
556 }
557#endif
558}
559
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800560static void domain_enable_resources(device_t dev)
561{
562 u32 val;
Kyösti Mälkki8ae16a42014-06-19 20:44:34 +0300563 if (acpi_is_wakeup_s3())
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800564 agesawrapper_fchs3laterestore();
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800565
566 /* Must be called after PCI enumeration and resource allocation */
567 printk(BIOS_DEBUG, "\nFam16 - domain_enable_resources: AmdInitMid.\n");
Kyösti Mälkki8ae16a42014-06-19 20:44:34 +0300568 if (!acpi_is_wakeup_s3()) {
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800569 printk(BIOS_DEBUG, "agesawrapper_amdinitmid ");
570 val = agesawrapper_amdinitmid ();
571 if (val)
572 printk(BIOS_DEBUG, "error level: %x \n", val);
573 else
574 printk(BIOS_DEBUG, "passed.\n");
575 }
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800576
577 printk(BIOS_DEBUG, " ader - leaving domain_enable_resources.\n");
578}
579
580#if CONFIG_HW_MEM_HOLE_SIZEK != 0
581struct hw_mem_hole_info {
582 unsigned hole_startk;
583 int node_id;
584};
585static struct hw_mem_hole_info get_hw_mem_hole_info(void)
586{
587 struct hw_mem_hole_info mem_hole;
588 int i;
589 mem_hole.hole_startk = CONFIG_HW_MEM_HOLE_SIZEK;
590 mem_hole.node_id = -1;
591 for (i = 0; i < node_nums; i++) {
592 dram_base_mask_t d;
593 u32 hole;
594 d = get_dram_base_mask(i);
595 if (!(d.mask & 1)) continue; // no memory on this node
596 hole = pci_read_config32(__f1_dev[i], 0xf0);
597 if (hole & 2) { // we find the hole
598 mem_hole.hole_startk = (hole & (0xff<<24)) >> 10;
599 mem_hole.node_id = i; // record the node No with hole
600 break; // only one hole
601 }
602 }
603 //We need to double check if there is speical set on base reg and limit reg are not continous instead of hole, it will find out it's hole_startk
604 if (mem_hole.node_id == -1) {
605 resource_t limitk_pri = 0;
606 for (i=0; i<node_nums; i++) {
607 dram_base_mask_t d;
608 resource_t base_k, limit_k;
609 d = get_dram_base_mask(i);
610 if (!(d.base & 1)) continue;
611 base_k = ((resource_t)(d.base & 0x1fffff00)) <<9;
612 if (base_k > 4 *1024 * 1024) break; // don't need to go to check
613 if (limitk_pri != base_k) { // we find the hole
614 mem_hole.hole_startk = (unsigned)limitk_pri; // must beblow 4G
615 mem_hole.node_id = i;
616 break; //only one hole
617 }
618 limit_k = ((resource_t)(((d.mask & ~1) + 0x000FF) & 0x1fffff00)) << 9;
619 limitk_pri = limit_k;
620 }
621 }
622 return mem_hole;
623}
624#endif
625
626#define ONE_MB_SHIFT 20
627
628static void setup_uma_memory(void)
629{
630#if CONFIG_GFXUMA
631 uint32_t topmem = (uint32_t) bsp_topmem();
632 uint32_t sys_mem;
633
634 /* refer to UMA Size Consideration in Family16h BKDG. */
635 /* Please reference MemNGetUmaSizeOR () */
636 /*
637 * Total system memory UMASize
638 * >= 2G 512M
639 * >=1G 256M
640 * <1G 64M
641 */
642 sys_mem = topmem + (16 << ONE_MB_SHIFT); // Ignore 16MB allocated for C6 when finding UMA size
643 if ((bsp_topmem2()>>32) || (sys_mem >= 2048 << ONE_MB_SHIFT)) {
644 uma_memory_size = 512 << ONE_MB_SHIFT;
645 } else if (sys_mem >= 1024 << ONE_MB_SHIFT) {
646 uma_memory_size = 256 << ONE_MB_SHIFT;
647 } else {
648 uma_memory_size = 64 << ONE_MB_SHIFT;
649 }
650 uma_memory_base = topmem - uma_memory_size; /* TOP_MEM1 */
651
652 printk(BIOS_INFO, "%s: uma size 0x%08llx, memory start 0x%08llx\n",
653 __func__, uma_memory_size, uma_memory_base);
654
655 /* TODO: TOP_MEM2 */
656#endif
657}
658
659
660static void domain_set_resources(device_t dev)
661{
662#if CONFIG_PCI_64BIT_PREF_MEM
663 struct resource *io, *mem1, *mem2;
664 struct resource *res;
665#endif
666 unsigned long mmio_basek;
667 u32 pci_tolm;
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300668 u64 ramtop = 0;
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800669 int i, idx;
670 struct bus *link;
671#if CONFIG_HW_MEM_HOLE_SIZEK != 0
672 struct hw_mem_hole_info mem_hole;
673 u32 reset_memhole = 1;
674#endif
675
676#if CONFIG_PCI_64BIT_PREF_MEM
677
678 for (link = dev->link_list; link; link = link->next) {
679 /* Now reallocate the pci resources memory with the
680 * highest addresses I can manage.
681 */
682 mem1 = find_resource(dev, 1|(link->link_num<<2));
683 mem2 = find_resource(dev, 2|(link->link_num<<2));
684
685 printk(BIOS_DEBUG, "base1: 0x%08Lx limit1: 0x%08Lx size: 0x%08Lx align: %d\n",
686 mem1->base, mem1->limit, mem1->size, mem1->align);
687 printk(BIOS_DEBUG, "base2: 0x%08Lx limit2: 0x%08Lx size: 0x%08Lx align: %d\n",
688 mem2->base, mem2->limit, mem2->size, mem2->align);
689
690 /* See if both resources have roughly the same limits */
691 if (((mem1->limit <= 0xffffffff) && (mem2->limit <= 0xffffffff)) ||
692 ((mem1->limit > 0xffffffff) && (mem2->limit > 0xffffffff)))
693 {
694 /* If so place the one with the most stringent alignment first */
695 if (mem2->align > mem1->align) {
696 struct resource *tmp;
697 tmp = mem1;
698 mem1 = mem2;
699 mem2 = tmp;
700 }
701 /* Now place the memory as high up as it will go */
702 mem2->base = resource_max(mem2);
703 mem1->limit = mem2->base - 1;
704 mem1->base = resource_max(mem1);
705 }
706 else {
707 /* Place the resources as high up as they will go */
708 mem2->base = resource_max(mem2);
709 mem1->base = resource_max(mem1);
710 }
711
712 printk(BIOS_DEBUG, "base1: 0x%08Lx limit1: 0x%08Lx size: 0x%08Lx align: %d\n",
713 mem1->base, mem1->limit, mem1->size, mem1->align);
714 printk(BIOS_DEBUG, "base2: 0x%08Lx limit2: 0x%08Lx size: 0x%08Lx align: %d\n",
715 mem2->base, mem2->limit, mem2->size, mem2->align);
716 }
717
718 for (res = &dev->resource_list; res; res = res->next)
719 {
720 res->flags |= IORESOURCE_ASSIGNED;
721 res->flags |= IORESOURCE_STORED;
722 report_resource_stored(dev, res, "");
723 }
724#endif
725
726 pci_tolm = 0xffffffffUL;
727 for (link = dev->link_list; link; link = link->next) {
728 pci_tolm = find_pci_tolm(link);
729 }
730
731 // FIXME handle interleaved nodes. If you fix this here, please fix
732 // amdk8, too.
733 mmio_basek = pci_tolm >> 10;
734 /* Round mmio_basek to something the processor can support */
735 mmio_basek &= ~((1 << 6) -1);
736
737 // FIXME improve mtrr.c so we don't use up all of the mtrrs with a 64M
738 // MMIO hole. If you fix this here, please fix amdk8, too.
739 /* Round the mmio hole to 64M */
740 mmio_basek &= ~((64*1024) - 1);
741
742#if CONFIG_HW_MEM_HOLE_SIZEK != 0
743 /* if the hw mem hole is already set in raminit stage, here we will compare
744 * mmio_basek and hole_basek. if mmio_basek is bigger that hole_basek and will
745 * use hole_basek as mmio_basek and we don't need to reset hole.
746 * otherwise We reset the hole to the mmio_basek
747 */
748
749 mem_hole = get_hw_mem_hole_info();
750
751 // Use hole_basek as mmio_basek, and we don't need to reset hole anymore
752 if ((mem_hole.node_id != -1) && (mmio_basek > mem_hole.hole_startk)) {
753 mmio_basek = mem_hole.hole_startk;
754 reset_memhole = 0;
755 }
756#endif
757
758 idx = 0x10;
759 for (i = 0; i < node_nums; i++) {
760 dram_base_mask_t d;
761 resource_t basek, limitk, sizek; // 4 1T
762
763 d = get_dram_base_mask(i);
764
765 if (!(d.mask & 1)) continue;
766 basek = ((resource_t)(d.base & 0x1fffff00)) << 9; // could overflow, we may lost 6 bit here
767 limitk = ((resource_t)(((d.mask & ~1) + 0x000FF) & 0x1fffff00)) << 9 ;
768
769 sizek = limitk - basek;
770
771 /* see if we need a hole from 0xa0000 to 0xbffff */
772 if ((basek < ((8*64)+(8*16))) && (sizek > ((8*64)+(16*16)))) {
773 ram_resource(dev, (idx | i), basek, ((8*64)+(8*16)) - basek);
774 idx += 0x10;
775 basek = (8*64)+(16*16);
776 sizek = limitk - ((8*64)+(16*16));
777
778 }
779
780 //printk(BIOS_DEBUG, "node %d : mmio_basek=%08lx, basek=%08llx, limitk=%08llx\n", i, mmio_basek, basek, limitk);
781
782 /* split the region to accomodate pci memory space */
783 if ((basek < 4*1024*1024 ) && (limitk > mmio_basek)) {
784 if (basek <= mmio_basek) {
785 unsigned pre_sizek;
786 pre_sizek = mmio_basek - basek;
787 if (pre_sizek>0) {
788 ram_resource(dev, (idx | i), basek, pre_sizek);
789 idx += 0x10;
790 sizek -= pre_sizek;
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300791 if (!ramtop)
792 ramtop = mmio_basek * 1024;
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800793 }
794 basek = mmio_basek;
795 }
796 if ((basek + sizek) <= 4*1024*1024) {
797 sizek = 0;
798 }
799 else {
800 uint64_t topmem2 = bsp_topmem2();
801 basek = 4*1024*1024;
802 sizek = topmem2/1024 - basek;
803 }
804 }
805
806 ram_resource(dev, (idx | i), basek, sizek);
807 idx += 0x10;
808 printk(BIOS_DEBUG, "node %d: mmio_basek=%08lx, basek=%08llx, limitk=%08llx\n",
809 i, mmio_basek, basek, limitk);
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300810 if (!ramtop)
811 ramtop = limitk * 1024;
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800812 }
813
814#if CONFIG_GFXUMA
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300815 set_top_of_ram(uma_memory_base);
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800816 uma_resource(dev, 7, uma_memory_base >> 10, uma_memory_size >> 10);
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300817#else
818 set_top_of_ram(ramtop);
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800819#endif
820
821 for(link = dev->link_list; link; link = link->next) {
822 if (link->children) {
823 assign_resources(link);
824 }
825 }
826}
827
828static struct device_operations pci_domain_ops = {
829 .read_resources = domain_read_resources,
830 .set_resources = domain_set_resources,
831 .enable_resources = domain_enable_resources,
832 .init = NULL,
833 .scan_bus = pci_domain_scan_bus,
834 .ops_pci_bus = pci_bus_default_ops,
835};
836
837static void sysconf_init(device_t dev) // first node
838{
839 sblink = (pci_read_config32(dev, 0x64)>>8) & 7; // don't forget sublink1
840 node_nums = ((pci_read_config32(dev, 0x60)>>4) & 7) + 1; //NodeCnt[2:0]
841}
842
843static void add_more_links(device_t dev, unsigned total_links)
844{
845 struct bus *link, *last = NULL;
846 int link_num;
847
848 for (link = dev->link_list; link; link = link->next)
849 last = link;
850
851 if (last) {
852 int links = total_links - last->link_num;
853 link_num = last->link_num;
854 if (links > 0) {
855 link = malloc(links*sizeof(*link));
856 if (!link)
857 die("Couldn't allocate more links!\n");
858 memset(link, 0, links*sizeof(*link));
859 last->next = link;
860 }
861 }
862 else {
863 link_num = -1;
864 link = malloc(total_links*sizeof(*link));
865 memset(link, 0, total_links*sizeof(*link));
866 dev->link_list = link;
867 }
868
869 for (link_num = link_num + 1; link_num < total_links; link_num++) {
870 link->link_num = link_num;
871 link->dev = dev;
872 link->next = link + 1;
873 last = link;
874 link = link->next;
875 }
876 last->next = NULL;
877}
878
879static u32 cpu_bus_scan(device_t dev, u32 max)
880{
881 struct bus *cpu_bus;
882 device_t dev_mc;
883#if CONFIG_CBB
884 device_t pci_domain;
885#endif
886 int i,j;
887 int coreid_bits;
888 int core_max = 0;
889 unsigned ApicIdCoreIdSize;
890 unsigned core_nums;
891 int siblings = 0;
892 unsigned int family;
893
894#if CONFIG_CBB
895 dev_mc = dev_find_slot(0, PCI_DEVFN(CONFIG_CDB, 0)); //0x00
896 if (dev_mc && dev_mc->bus) {
897 printk(BIOS_DEBUG, "%s found", dev_path(dev_mc));
898 pci_domain = dev_mc->bus->dev;
899 if (pci_domain && (pci_domain->path.type == DEVICE_PATH_DOMAIN)) {
900 printk(BIOS_DEBUG, "\n%s move to ",dev_path(dev_mc));
901 dev_mc->bus->secondary = CONFIG_CBB; // move to 0xff
902 printk(BIOS_DEBUG, "%s",dev_path(dev_mc));
903 } else {
904 printk(BIOS_DEBUG, " but it is not under pci_domain directly ");
905 }
906 printk(BIOS_DEBUG, "\n");
907 }
908 dev_mc = dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB, 0));
909 if (!dev_mc) {
910 dev_mc = dev_find_slot(0, PCI_DEVFN(0x18, 0));
911 if (dev_mc && dev_mc->bus) {
912 printk(BIOS_DEBUG, "%s found\n", dev_path(dev_mc));
913 pci_domain = dev_mc->bus->dev;
914 if (pci_domain && (pci_domain->path.type == DEVICE_PATH_DOMAIN)) {
915 if ((pci_domain->link_list) && (pci_domain->link_list->children == dev_mc)) {
916 printk(BIOS_DEBUG, "%s move to ",dev_path(dev_mc));
917 dev_mc->bus->secondary = CONFIG_CBB; // move to 0xff
918 printk(BIOS_DEBUG, "%s\n",dev_path(dev_mc));
919 while (dev_mc) {
920 printk(BIOS_DEBUG, "%s move to ",dev_path(dev_mc));
921 dev_mc->path.pci.devfn -= PCI_DEVFN(0x18,0);
922 printk(BIOS_DEBUG, "%s\n",dev_path(dev_mc));
923 dev_mc = dev_mc->sibling;
924 }
925 }
926 }
927 }
928 }
929#endif
930 dev_mc = dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB, 0));
931 if (!dev_mc) {
932 printk(BIOS_ERR, "%02x:%02x.0 not found", CONFIG_CBB, CONFIG_CDB);
933 die("");
934 }
935 sysconf_init(dev_mc);
936#if CONFIG_CBB && (MAX_NODE_NUMS > 32)
937 if (node_nums>32) { // need to put node 32 to node 63 to bus 0xfe
938 if (pci_domain->link_list && !pci_domain->link_list->next) {
939 struct bus *new_link = new_link(pci_domain);
940 pci_domain->link_list->next = new_link;
941 new_link->link_num = 1;
942 new_link->dev = pci_domain;
943 new_link->children = 0;
944 printk(BIOS_DEBUG, "%s links now 2\n", dev_path(pci_domain));
945 }
946 pci_domain->link_list->next->secondary = CONFIG_CBB - 1;
947 }
948#endif
949
950 /* Get Max Number of cores(MNC) */
951 coreid_bits = (cpuid_ecx(AMD_CPUID_ASIZE_PCCOUNT) & 0x0000F000) >> 12;
952 core_max = 1 << (coreid_bits & 0x000F); //mnc
953
954 ApicIdCoreIdSize = ((cpuid_ecx(0x80000008)>>12) & 0xF);
955 if (ApicIdCoreIdSize) {
956 core_nums = (1 << ApicIdCoreIdSize) - 1;
957 } else {
958 core_nums = 3; //quad core
959 }
960
961 /* Find which cpus are present */
962 cpu_bus = dev->link_list;
963 for (i = 0; i < node_nums; i++) {
964 device_t cdb_dev;
965 unsigned busn, devn;
966 struct bus *pbus;
967
968 busn = CONFIG_CBB;
969 devn = CONFIG_CDB + i;
970 pbus = dev_mc->bus;
971#if CONFIG_CBB && (MAX_NODE_NUMS > 32)
972 if (i >= 32) {
973 busn--;
974 devn -= 32;
975 pbus = pci_domain->link_list->next;
976 }
977#endif
978
979 /* Find the cpu's pci device */
980 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 0));
981 if (!cdb_dev) {
982 /* If I am probing things in a weird order
983 * ensure all of the cpu's pci devices are found.
984 */
985 int fn;
986 for(fn = 0; fn <= 5; fn++) { //FBDIMM?
987 cdb_dev = pci_probe_dev(NULL, pbus,
988 PCI_DEVFN(devn, fn));
989 }
990 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 0));
991 } else {
992 /* Ok, We need to set the links for that device.
993 * otherwise the device under it will not be scanned
994 */
995 int linknum;
996#if CONFIG_HT3_SUPPORT
997 linknum = 8;
998#else
999 linknum = 4;
1000#endif
1001 add_more_links(cdb_dev, linknum);
1002 }
1003
1004 family = cpuid_eax(1);
1005 family = (family >> 20) & 0xFF;
1006 if (family == 1) { //f10
1007 u32 dword;
1008 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 3));
1009 dword = pci_read_config32(cdb_dev, 0xe8);
1010 siblings = ((dword & BIT15) >> 13) | ((dword & (BIT13 | BIT12)) >> 12);
1011 } else if (family == 7) {//f16
1012 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 5));
1013 if (cdb_dev && cdb_dev->enabled) {
1014 siblings = pci_read_config32(cdb_dev, 0x84);
1015 siblings &= 0xFF;
1016 }
1017 } else {
1018 siblings = 0; //default one core
1019 }
1020 int enable_node = cdb_dev && cdb_dev->enabled;
1021 printk(BIOS_SPEW, "%s family%xh, core_max=0x%x, core_nums=0x%x, siblings=0x%x\n",
1022 dev_path(cdb_dev), 0x0f + family, core_max, core_nums, siblings);
1023
1024 for (j = 0; j <= siblings; j++ ) {
1025 extern CONST OPTIONS_CONFIG_TOPOLOGY ROMDATA TopologyConfiguration;
1026 u32 modules = TopologyConfiguration.PlatformNumberOfModules;
1027 u32 lapicid_start = 0;
1028
1029 /*
1030 * APIC ID calucation is tightly coupled with AGESA v5 code.
1031 * This calculation MUST match the assignment calculation done
1032 * in LocalApicInitializationAtEarly() function.
1033 * And reference GetLocalApicIdForCore()
1034 *
1035 * Apply apic enumeration rules
1036 * For systems with >= 16 APICs, put the IO-APICs at 0..n and
1037 * put the local-APICs at m..z
1038 *
1039 * This is needed because many IO-APIC devices only have 4 bits
1040 * for their APIC id and therefore must reside at 0..15
1041 */
1042#ifndef CFG_PLAT_NUM_IO_APICS /* defined in mainboard buildOpts.c */
1043#define CFG_PLAT_NUM_IO_APICS 3
1044#endif
1045 if ((node_nums * core_max) + CFG_PLAT_NUM_IO_APICS >= 0x10) {
1046 lapicid_start = (CFG_PLAT_NUM_IO_APICS - 1) / core_max;
1047 lapicid_start = (lapicid_start + 1) * core_max;
1048 printk(BIOS_SPEW, "lpaicid_start=0x%x ", lapicid_start);
1049 }
1050 u32 apic_id = (lapicid_start * (i/modules + 1)) + ((i % modules) ? (j + (siblings + 1)) : j);
1051 printk(BIOS_SPEW, "node 0x%x core 0x%x apicid=0x%x\n",
1052 i, j, apic_id);
1053
1054 device_t cpu = add_cpu_device(cpu_bus, apic_id, enable_node);
1055 if (cpu)
1056 amd_cpu_topology(cpu, i, j);
1057 } //j
1058 }
1059 return max;
1060}
1061
1062static void cpu_bus_init(device_t dev)
1063{
1064 initialize_cpus(dev->link_list);
1065}
1066
1067static void cpu_bus_noop(device_t dev)
1068{
1069}
1070
1071static void cpu_bus_read_resources(device_t dev)
1072{
1073#if CONFIG_MMCONF_SUPPORT
1074 struct resource *resource = new_resource(dev, 0xc0010058);
1075 resource->base = CONFIG_MMCONF_BASE_ADDRESS;
1076 resource->size = CONFIG_MMCONF_BUS_NUMBER * 4096*256;
1077 resource->flags = IORESOURCE_MEM | IORESOURCE_RESERVE |
1078 IORESOURCE_FIXED | IORESOURCE_STORED | IORESOURCE_ASSIGNED;
1079#endif
1080}
1081
1082static void cpu_bus_set_resources(device_t dev)
1083{
1084 struct resource *resource = find_resource(dev, 0xc0010058);
1085 if (resource) {
1086 report_resource_stored(dev, resource, " <mmconfig>");
1087 }
1088 pci_dev_set_resources(dev);
1089}
1090
1091static struct device_operations cpu_bus_ops = {
1092 .read_resources = cpu_bus_read_resources,
1093 .set_resources = cpu_bus_set_resources,
1094 .enable_resources = cpu_bus_noop,
1095 .init = cpu_bus_init,
1096 .scan_bus = cpu_bus_scan,
1097};
1098
1099static void root_complex_enable_dev(struct device *dev)
1100{
1101 static int done = 0;
1102
1103 /* Do not delay UMA setup, as a device on the PCI bus may evaluate
1104 the global uma_memory variables already in its enable function. */
1105 if (!done) {
1106 setup_bsp_ramtop();
1107 setup_uma_memory();
1108 done = 1;
1109 }
1110
1111 /* Set the operations if it is a special bus type */
1112 if (dev->path.type == DEVICE_PATH_DOMAIN) {
1113 dev->ops = &pci_domain_ops;
1114 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
1115 dev->ops = &cpu_bus_ops;
1116 }
1117}
1118
1119struct chip_operations northbridge_amd_agesa_family16kb_root_complex_ops = {
1120 CHIP_NAME("AMD FAM16 Root Complex")
1121 .enable_dev = root_complex_enable_dev,
1122};
Bruce Griffith76db07e2013-07-07 02:06:53 -06001123
1124/*********************************************************************
1125 * Change the vendor / device IDs to match the generic VBIOS header. *
1126 *********************************************************************/
1127u32 map_oprom_vendev(u32 vendev)
1128{
1129 u32 new_vendev = vendev;
1130
1131 switch(vendev) {
1132 case 0x10029830:
1133 case 0x10029831:
1134 case 0x10029832:
1135 case 0x10029833:
1136 case 0x10029834:
1137 case 0x10029835:
1138 case 0x10029836:
1139 case 0x10029837:
1140 case 0x10029838:
1141 case 0x10029839:
1142 case 0x1002983A:
1143 case 0x1002983D:
1144 new_vendev = 0x10029830; // This is the default value in AMD-generated VBIOS
1145 break;
1146 default:
1147 break;
1148 }
1149
1150 if (vendev != new_vendev)
1151 printk(BIOS_NOTICE, "Mapping PCI device %8x to %8x\n", vendev, new_vendev);
1152
1153 return new_vendev;
1154}