blob: 28332dca5d402dee8a1d49615d3d6a4f4842dace [file] [log] [blame]
Yinghai Luf55b58d2007-02-17 14:28:11 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Yinghai Luf55b58d2007-02-17 14:28:11 +00003 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
Yinghai Luf55b58d2007-02-17 14:28:11 +000022#define RAMINIT_SYSINFO 1
23
24#define K8_ALLOCATE_IO_RANGE 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000025
26#define QRANK_DIMM_SUPPORT 1
27
28#if CONFIG_LOGICAL_CPUS==1
29#define SET_NB_CFG_54 1
30#endif
31
32//used by init_cpus and fidvid
Myles Watson9b43afd2010-04-08 15:09:53 +000033#define SET_FIDVID 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000034//if we want to wait for core1 done before DQS training, set it to 0
Myles Watson9b43afd2010-04-08 15:09:53 +000035#define SET_FIDVID_CORE0_ONLY 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000036
Stefan Reinauer08670622009-06-30 15:17:49 +000037#if CONFIG_K8_REV_F_SUPPORT == 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000038#define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
39#endif
40
41#include <stdint.h>
Patrick Georgi12aba822009-04-30 07:07:22 +000042#include <string.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000043#include <device/pci_def.h>
44#include <device/pci_ids.h>
45#include <arch/io.h>
46#include <device/pnp_def.h>
47#include <arch/romcc_io.h>
48#include <cpu/x86/lapic.h>
49#include "option_table.h"
50#include "pc80/mc146818rtc_early.c"
51
52// for enable the FAN
53#include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
54
Yinghai Luf55b58d2007-02-17 14:28:11 +000055#include "pc80/serial.c"
Stefan Reinauer5a1f5972010-03-31 14:34:40 +000056#include "console/console.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +000057#include "lib/ramtest.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000058
59#include <cpu/amd/model_fxx_rev.h>
60
61//#include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
62#include "northbridge/amd/amdk8/raminit.h"
63#include "cpu/amd/model_fxx/apic_timer.c"
64#include "lib/delay.c"
65
Yinghai Luf55b58d2007-02-17 14:28:11 +000066#include "cpu/x86/lapic/boot_cpu.c"
67#include "northbridge/amd/amdk8/reset_test.c"
68#include "superio/winbond/w83627hf/w83627hf_early_serial.c"
69#include "superio/winbond/w83627hf/w83627hf_early_init.c"
70
Yinghai Luf55b58d2007-02-17 14:28:11 +000071#include "cpu/x86/bist.h"
72
Yinghai Luf55b58d2007-02-17 14:28:11 +000073#include "northbridge/amd/amdk8/debug.c"
74
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000075#include "cpu/x86/mtrr/earlymtrr.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000076
Yinghai Luf55b58d2007-02-17 14:28:11 +000077#include "northbridge/amd/amdk8/setup_resource_map.c"
78
79#define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
80
81#include "southbridge/nvidia/mcp55/mcp55_early_ctrl.c"
82
Yinghai Luf55b58d2007-02-17 14:28:11 +000083static void memreset(int controllers, const struct mem_controller *ctrl)
84{
85}
86
87static inline void activate_spd_rom(const struct mem_controller *ctrl)
88{
89 /* nothing to do */
90}
91
92static inline int spd_read_byte(unsigned device, unsigned address)
93{
94 return smbus_read_byte(device, address);
95}
96
97#include "northbridge/amd/amdk8/amdk8_f.h"
Yinghai Luf55b58d2007-02-17 14:28:11 +000098#include "northbridge/amd/amdk8/incoherent_ht.c"
Stefan Reinauer23836e22010-04-15 12:39:29 +000099#include "northbridge/amd/amdk8/coherent_ht.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +0000100#include "northbridge/amd/amdk8/raminit_f.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +0000101#include "lib/generic_sdram.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +0000102
103#include "resourcemap.c"
104
105#include "cpu/amd/dualcore/dualcore.c"
106
107#define MCP55_NUM 1
108#define MCP55_USE_NIC 1
109#define MCP55_USE_AZA 1
110
111#define MCP55_PCI_E_X_0 4
112
113#include "southbridge/nvidia/mcp55/mcp55_early_setup_ss.h"
114#include "southbridge/nvidia/mcp55/mcp55_early_setup_car.c"
115
Yinghai Luf55b58d2007-02-17 14:28:11 +0000116#include "cpu/amd/car/post_cache_as_ram.c"
117
118#include "cpu/amd/model_fxx/init_cpus.c"
119
120#include "cpu/amd/model_fxx/fidvid.c"
121
Yinghai Luf55b58d2007-02-17 14:28:11 +0000122#include "southbridge/nvidia/mcp55/mcp55_enable_rom.c"
123#include "northbridge/amd/amdk8/early_ht.c"
124
Yinghai Luf55b58d2007-02-17 14:28:11 +0000125static void sio_setup(void)
126{
Yinghai Luf55b58d2007-02-17 14:28:11 +0000127 uint32_t dword;
128 uint8_t byte;
129 enable_smbus();
130// smbusx_write_byte(1, (0x58>>1), 0, 0x80); /* select bank0 */
131 smbusx_write_byte(1, (0x58>>1), 0xb1, 0xff); /* set FAN ctrl to DC mode */
132
133 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
134 byte |= 0x20;
135 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
136
137 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
138 dword |= (1<<0);
139 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
140
141 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
142 dword |= (1<<16);
143 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000144}
145
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000146void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Yinghai Luf55b58d2007-02-17 14:28:11 +0000147{
148 static const uint16_t spd_addr [] = {
Stefan Reinauer523ebd92010-04-14 18:59:42 +0000149 // Node 0
Yinghai Luf55b58d2007-02-17 14:28:11 +0000150 (0xa<<3)|0, (0xa<<3)|2, 0, 0,
151 (0xa<<3)|1, (0xa<<3)|3, 0, 0,
Stefan Reinauer523ebd92010-04-14 18:59:42 +0000152 // Node 1
Yinghai Luf55b58d2007-02-17 14:28:11 +0000153 (0xa<<3)|4, (0xa<<3)|6, 0, 0,
154 (0xa<<3)|5, (0xa<<3)|7, 0, 0,
Yinghai Luf55b58d2007-02-17 14:28:11 +0000155 };
156
Stefan Reinauer523ebd92010-04-14 18:59:42 +0000157 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE
158 + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000159
160 int needs_reset = 0;
161 unsigned bsp_apicid = 0;
162
Patrick Georgi2bd91002010-03-18 16:46:50 +0000163 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000164 /* Nothing special needs to be done to find bus 0 */
165 /* Allow the HT devices to be found */
166
167 enumerate_ht_chain();
168
169 sio_setup();
170
171 /* Setup the mcp55 */
172 mcp55_enable_rom();
173 }
174
Yinghai Luf55b58d2007-02-17 14:28:11 +0000175 if (bist == 0) {
176 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
177 }
178
179 pnp_enter_ext_func_mode(SERIAL_DEV);
180 pnp_write_config(SERIAL_DEV, 0x24, 0x84 | (1 << 6));
Stefan Reinauer08670622009-06-30 15:17:49 +0000181 w83627hf_enable_dev(SERIAL_DEV, CONFIG_TTYS0_BASE);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000182 pnp_exit_ext_func_mode(SERIAL_DEV);
183
184 uart_init();
185 console_init();
186
187 /* Halt if there was a built in self test failure */
188 report_bist_failure(bist);
189
Myles Watson08e0fb82010-03-22 16:33:25 +0000190 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000191
192 setup_mb_resource_map();
193
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000194 print_debug("bsp_apicid="); print_debug_hex8(bsp_apicid); print_debug("\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000195
Stefan Reinauer08670622009-06-30 15:17:49 +0000196#if CONFIG_MEM_TRAIN_SEQ == 1
Yinghai Luf55b58d2007-02-17 14:28:11 +0000197 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
198#endif
199 setup_coherent_ht_domain(); // routing table and start other core0
200
201 wait_all_core0_started();
202#if CONFIG_LOGICAL_CPUS==1
203 // It is said that we should start core1 after all core0 launched
204 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
205 * So here need to make sure last core0 is started, esp for two way system,
206 * (there may be apic id conflicts in that case)
207 */
208 start_other_cores();
209 wait_all_other_cores_started(bsp_apicid);
210#endif
211
212 /* it will set up chains and store link pair for optimization later */
213 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
214
Myles Watson9b43afd2010-04-08 15:09:53 +0000215#if SET_FIDVID == 1
Yinghai Luf55b58d2007-02-17 14:28:11 +0000216
217 {
218 msr_t msr;
219 msr=rdmsr(0xc0010042);
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000220 print_debug("begin msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000221
222 }
223
224 enable_fid_change();
225
226 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
227
228 init_fidvid_bsp(bsp_apicid);
229
230 // show final fid and vid
231 {
232 msr_t msr;
233 msr=rdmsr(0xc0010042);
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000234 print_debug("end msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000235
236 }
237#endif
238
239#if 1
240 needs_reset |= optimize_link_coherent_ht();
241 needs_reset |= optimize_link_incoherent_ht(sysinfo);
242 needs_reset |= mcp55_early_setup_x();
243
244 // fidvid change will issue one LDTSTOP and the HT change will be effective too
245 if (needs_reset) {
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000246 print_info("ht reset -\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000247 soft_reset();
248 }
249#endif
250 allow_all_aps_stop(bsp_apicid);
251
252 //It's the time to set ctrl in sysinfo now;
253 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
254
255// enable_smbus(); /* enable in sio_setup */
256
Yinghai Luf55b58d2007-02-17 14:28:11 +0000257 //do we need apci timer, tsc...., only debug need it for better output
258 /* all ap stopped? */
259// init_timer(); // Need to use TMICT to synconize FID/VID
260
261 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
262
263 post_cache_as_ram(); // bsp swtich stack to ram and copy sysinfo ram now
Yinghai Luf55b58d2007-02-17 14:28:11 +0000264}