blob: 9610dda7089b8215ab2f64f2f86bf2bad121e0db [file] [log] [blame]
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2006 Tyan
5 * Copyright (C) 2006 AMD
6 * Written by Yinghai Lu <yinghailu@gmail.com> for Tyan and AMD.
7 *
8 * Copyright (C) 2007 University of Mannheim
9 * Written by Philipp Degler <pdegler@rumms.uni-mannheim.de> for University of Mannheim
10 * Copyright (C) 2009 University of Heidelberg
11 * Written by Mondrian Nuessle <nuessle@uni-heidelberg.de> for University of Heidelberg
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License as published by
15 * the Free Software Foundation; either version 2 of the License, or
16 * (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010025 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +000026 */
27
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +000028#define FAM10_SCAN_PCI_BUS 0
29#define FAM10_ALLOCATE_IO_RANGE 1
30
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +000031#include <stdint.h>
32#include <string.h>
33#include <device/pci_def.h>
34#include <device/pci_ids.h>
35#include <arch/io.h>
36#include <device/pnp_def.h>
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +000037#include <cpu/x86/lapic.h>
38#include "option_table.h"
39#include <console/console.h>
Timothy Pearson91e9f672015-03-19 16:44:46 -050040#include <timestamp.h>
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +000041#include <cpu/amd/model_10xxx_rev.h>
stepan836ae292010-12-08 05:42:47 +000042#include "southbridge/broadcom/bcm5785/early_smbus.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110043#include <northbridge/amd/amdfam10/raminit.h>
44#include <northbridge/amd/amdfam10/amdfam10.h>
Patrick Georgid0835952010-10-05 09:07:10 +000045#include <lib.h>
Uwe Hermann26535d62010-11-20 20:36:40 +000046#include <spd.h>
Edward O'Callaghanebe3a7a2015-01-05 00:27:54 +110047#include <delay.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110048#include <cpu/x86/lapic.h>
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +000049#include "northbridge/amd/amdfam10/reset_test.c"
Edward O'Callaghanf18abab2014-03-31 21:53:32 +110050#include <superio/serverengines/pilot/pilot.h>
Edward O'Callaghanb8f05d42015-01-04 16:17:54 +110051#include <superio/nsc/pc87417/pc87417.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110052#include <cpu/x86/bist.h>
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +000053#include "northbridge/amd/amdfam10/debug.c"
stepan836ae292010-12-08 05:42:47 +000054#include "southbridge/broadcom/bcm5785/early_setup.c"
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +000055
56#define SERIAL_DEV PNP_DEV(0x2e, PILOT_SP1)
57#define RTC_DEV PNP_DEV(0x4e, PC87417_RTC)
58
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +000059static inline void activate_spd_rom(const struct mem_controller *ctrl)
60{
61 u8 val;
62 outb(0x3d, 0x0cd6);
63 outb(0x87, 0x0cd7);
64
65 outb(0x44, 0xcd6);
66 val = inb(0xcd7);
67 outb((val & ~3) | ctrl->spd_switch_addr, 0xcd7);
68}
69
70static inline int spd_read_byte(unsigned device, unsigned address)
71{
72 return smbus_read_byte(device, address);
73}
74
Edward O'Callaghan77757c22015-01-04 21:33:39 +110075#include <northbridge/amd/amdfam10/amdfam10.h>
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +000076#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
stepan8301d832010-12-08 07:07:33 +000077#include "northbridge/amd/amdfam10/pci.c"
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +000078#include "cpu/amd/quadcore/quadcore.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110079#include <cpu/amd/microcode.h>
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000080
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +000081#include "cpu/amd/model_10xxx/init_cpus.c"
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +000082#include "northbridge/amd/amdfam10/early_ht.c"
83
Uwe Hermann26535d62010-11-20 20:36:40 +000084static const u8 spd_addr[] = {
85 // switch addr, 1A addr, 2A addr, 3A addr, 4A addr, 1B addr, 2B addr, 3B addr 4B addr
86 //first node
87 RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0,
88#if CONFIG_MAX_PHYSICAL_CPUS > 1
89 //second node
90 RC01, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0,
91#endif
92};
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +000093
94void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
95{
Patrick Georgibbc880e2012-11-20 18:20:56 +010096 struct sys_info *sysinfo = &sysinfo_car;
Uwe Hermann7b997052010-11-21 22:47:22 +000097 u32 bsp_apicid = 0, val;
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +000098 msr_t msr;
Stefan Reinauer5ff7c132011-10-31 12:56:45 -070099
Timothy Pearson91e9f672015-03-19 16:44:46 -0500100 timestamp_init(timestamp_get());
101 timestamp_add_now(TS_START_ROMSTAGE);
102
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +0000103 if (!cpu_init_detectedx && boot_cpu()) {
Uwe Hermann7b997052010-11-21 22:47:22 +0000104 /* Nothing special needs to be done to find bus 0 */
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +0000105 /* Allow the HT devices to be found */
106 /* mov bsp to bus 0xff when > 8 nodes */
107 set_bsp_node_CHtExtNodeCfgEn();
108 enumerate_ht_chain();
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +0000109 bcm5785_enable_lpc();
Uwe Hermann7b997052010-11-21 22:47:22 +0000110 pc87417_enable_dev(RTC_DEV); /* Enable RTC */
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +0000111 }
112
113 post_code(0x30);
114
Uwe Hermann7b997052010-11-21 22:47:22 +0000115 if (bist == 0)
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +0000116 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +0000117
118 pilot_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
119
Stefan Reinauer42fa7fe2011-04-20 20:54:07 +0000120 console_init();
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +0000121
122 /* Halt if there was a built in self test failure */
123 report_bist_failure(bist);
124
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +0000125 pilot_early_init(SERIAL_DEV); //config port is being taken from SERIAL_DEV
126
127 val = cpuid_eax(1);
128 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
129 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
130 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
131 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
132
133 /* Setup sysinfo defaults */
134 set_sysinfo_in_ram(0);
135
136 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200137
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +0000138 post_code(0x33);
139
140 cpuSetAMDMSR();
141 post_code(0x34);
142
143 amd_ht_init(sysinfo);
144 post_code(0x35);
145
146 /* Setup nodes PCI space and start core 0 AP init. */
147 finalize_node_setup(sysinfo);
148
149 post_code(0x36);
150
151 /* wait for all the APs core0 started by finalize_node_setup. */
152 /* FIXME: A bunch of cores are going to start output to serial at once.
153 * It would be nice to fixup prink spinlocks for ROM XIP mode.
154 * I think it could be done by putting the spinlock flag in the cache
155 * of the BSP located right after sysinfo.
156 */
157
158 wait_all_core0_started();
159
Patrick Georgie1667822012-05-05 15:29:32 +0200160#if CONFIG_LOGICAL_CPUS
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +0000161 /* Core0 on each node is configured. Now setup any additional cores. */
162 printk(BIOS_DEBUG, "start_other_cores()\n");
163 start_other_cores();
164 post_code(0x37);
165 wait_all_other_cores_started(bsp_apicid);
166#endif
167
Patrick Georgi76e81522010-11-16 21:25:29 +0000168#if CONFIG_SET_FIDVID
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +0000169 msr = rdmsr(0xc0010071);
170 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
171
172 /* FIXME: The sb fid change may survive the warm reset and only
173 * need to be done once.*/
174
175 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
176
177 post_code(0x39);
178
179 if (!warm_reset_detect(0)) { // BSP is node 0
180 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
181 } else {
182 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
183 }
184
185 post_code(0x3A);
186
187 /* show final fid and vid */
188 msr=rdmsr(0xc0010071);
189 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
190#endif
191
192 init_timer();
193
194 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
195 if (!warm_reset_detect(0)) {
Stefan Reinauer069f4762015-01-05 13:02:32 -0800196 printk(BIOS_INFO, "...WARM RESET...\n\n\n");
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +0000197 soft_reset();
198 die("After soft_reset_x - shouldn't see this message!!!\n");
199 }
200
201 /* It's the time to set ctrl in sysinfo now; */
202 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
203 enable_smbus();
204
205 //do we need apci timer, tsc...., only debug need it for better output
206 /* all ap stopped? */
Paul Menzel4549e5a2014-02-02 22:05:48 +0100207// init_timer(); // Need to use TMICT to synchronize FID/VID
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +0000208
Timothy Pearson91e9f672015-03-19 16:44:46 -0500209 timestamp_add_now(TS_BEFORE_INITRAM);
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +0000210 printk(BIOS_DEBUG, "raminit_amdmct()\n");
211 raminit_amdmct(sysinfo);
Timothy Pearson91e9f672015-03-19 16:44:46 -0500212 timestamp_add_now(TS_AFTER_INITRAM);
213
Timothy Pearson86f4ca52015-03-13 13:27:58 -0500214 cbmem_initialize_empty();
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +0000215 post_code(0x41);
216
Timothy Pearson22564082015-03-27 22:49:18 -0500217 amdmct_cbmem_store_info(sysinfo);
218
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +0000219 bcm5785_early_setup();
220
Timothy Pearson91e9f672015-03-19 16:44:46 -0500221 timestamp_add_now(TS_END_ROMSTAGE);
222
Arne Georg Gleditsch9139e7b2010-09-24 17:35:32 +0000223 post_cache_as_ram();
224}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000225
226/**
227 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
228 * Description:
229 * This routine is called every time a non-coherent chain is processed.
230 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
231 * swap list. The first part of the list controls the BUID assignment and the
232 * second part of the list provides the device to device linking. Device orientation
233 * can be detected automatically, or explicitly. See documentation for more details.
234 *
235 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
236 * based on each device's unit count.
237 *
238 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700239 * @param[in] node = The node on which this chain is located
240 * @param[in] link = The link on the host for this chain
241 * @param[out] List = supply a pointer to a list
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000242 */
243BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
244{
245 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
246 /* If the BUID was adjusted in early_ht we need to do the manual override */
247 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
248 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
249 if ((node == 0) && (link == 0)) { /* BSP SB link */
250 *List = swaplist;
251 return 1;
252 }
253 }
254
255 return 0;
256}