Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the coreboot project. |
| 3 | * |
| 4 | * Copyright (C) 2010 Wang Qing Pei <wangqingpei@gmail.com> |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; version 2 of the License. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 14 | */ |
| 15 | |
| 16 | //#define SYSTEM_TYPE 0 /* SERVER */ |
| 17 | #define SYSTEM_TYPE 1 /* DESKTOP */ |
| 18 | //#define SYSTEM_TYPE 2 /* MOBILE */ |
| 19 | |
| 20 | #include <stdint.h> |
| 21 | #include <string.h> |
| 22 | #include <device/pci_def.h> |
| 23 | #include <device/pci_ids.h> |
| 24 | #include <arch/io.h> |
| 25 | #include <device/pnp_def.h> |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 26 | #include <cpu/x86/lapic.h> |
| 27 | #include <console/console.h> |
Timothy Pearson | 91e9f67 | 2015-03-19 16:44:46 -0500 | [diff] [blame] | 28 | #include <timestamp.h> |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 29 | #include <cpu/amd/model_10xxx_rev.h> |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 30 | #include <lib.h> |
Edward O'Callaghan | 77757c2 | 2015-01-04 21:33:39 +1100 | [diff] [blame] | 31 | #include <cpu/x86/lapic.h> |
Aaron Durbin | dc9f5cd | 2015-09-08 13:34:43 -0500 | [diff] [blame] | 32 | #include <commonlib/loglevel.h> |
Edward O'Callaghan | 77757c2 | 2015-01-04 21:33:39 +1100 | [diff] [blame] | 33 | #include <cpu/x86/bist.h> |
Edward O'Callaghan | f292002 | 2014-04-27 00:41:50 +1000 | [diff] [blame] | 34 | #include <superio/ite/common/ite.h> |
| 35 | #include <superio/ite/it8718f/it8718f.h> |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 36 | #include <cpu/amd/mtrr.h> |
Damien Zammit | 75a3d1f | 2016-11-28 00:29:10 +1100 | [diff] [blame] | 37 | #include <cpu/amd/car.h> |
Edward O'Callaghan | 77757c2 | 2015-01-04 21:33:39 +1100 | [diff] [blame] | 38 | #include <southbridge/amd/sb700/sb700.h> |
| 39 | #include <southbridge/amd/sb700/smbus.h> |
Damien Zammit | 75a3d1f | 2016-11-28 00:29:10 +1100 | [diff] [blame] | 40 | #include <northbridge/amd/amdfam10/raminit.h> |
| 41 | #include <northbridge/amd/amdht/ht_wrapper.h> |
| 42 | #include <cpu/amd/family_10h-family_15h/init_cpus.h> |
| 43 | #include <arch/early_variables.h> |
| 44 | #include <cbmem.h> |
| 45 | #include <spd.h> |
| 46 | #include "southbridge/amd/rs780/early_setup.c" |
| 47 | |
| 48 | #include "resourcemap.c" |
| 49 | #include "cpu/amd/quadcore/quadcore.c" |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 50 | |
Edward O'Callaghan | f292002 | 2014-04-27 00:41:50 +1000 | [diff] [blame] | 51 | #define SERIAL_DEV PNP_DEV(0x2e, IT8718F_SP1) |
Edward O'Callaghan | 2e4dea6 | 2014-05-12 05:02:58 +1000 | [diff] [blame] | 52 | #define GPIO_DEV PNP_DEV(0x2e, IT8718F_GPIO) |
Edward O'Callaghan | f292002 | 2014-04-27 00:41:50 +1000 | [diff] [blame] | 53 | |
Damien Zammit | 75a3d1f | 2016-11-28 00:29:10 +1100 | [diff] [blame] | 54 | void activate_spd_rom(const struct mem_controller *ctrl); |
| 55 | int spd_read_byte(unsigned device, unsigned address); |
| 56 | extern struct sys_info sysinfo_car; |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 57 | |
Damien Zammit | 75a3d1f | 2016-11-28 00:29:10 +1100 | [diff] [blame] | 58 | void activate_spd_rom(const struct mem_controller *ctrl) { } |
| 59 | |
| 60 | int spd_read_byte(u32 device, u32 address) |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 61 | { |
| 62 | return do_smbus_read_byte(SMBUS_IO_BASE, device, address); |
| 63 | } |
| 64 | |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 65 | void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx) |
| 66 | { |
Patrick Georgi | bbc880e | 2012-11-20 18:20:56 +0100 | [diff] [blame] | 67 | struct sys_info *sysinfo = &sysinfo_car; |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 68 | static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, }; |
| 69 | u32 bsp_apicid = 0, val; |
| 70 | msr_t msr; |
| 71 | |
Timothy Pearson | 91e9f67 | 2015-03-19 16:44:46 -0500 | [diff] [blame] | 72 | timestamp_init(timestamp_get()); |
| 73 | timestamp_add_now(TS_START_ROMSTAGE); |
| 74 | |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 75 | if (!cpu_init_detectedx && boot_cpu()) { |
| 76 | /* Nothing special needs to be done to find bus 0 */ |
| 77 | /* Allow the HT devices to be found */ |
| 78 | /* mov bsp to bus 0xff when > 8 nodes */ |
| 79 | set_bsp_node_CHtExtNodeCfgEn(); |
| 80 | enumerate_ht_chain(); |
| 81 | sb7xx_51xx_pci_port80(); |
| 82 | } |
| 83 | |
| 84 | post_code(0x30); |
| 85 | |
| 86 | if (bist == 0) { |
| 87 | bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */ |
| 88 | /* All cores run this but the BSP(node0,core0) is the only core that returns. */ |
| 89 | } |
| 90 | |
| 91 | post_code(0x32); |
| 92 | |
| 93 | enable_rs780_dev8(); |
| 94 | sb7xx_51xx_lpc_init(); |
| 95 | |
Edward O'Callaghan | f292002 | 2014-04-27 00:41:50 +1000 | [diff] [blame] | 96 | ite_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE); |
Edward O'Callaghan | 2e4dea6 | 2014-05-12 05:02:58 +1000 | [diff] [blame] | 97 | it8718f_disable_reboot(GPIO_DEV); |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 98 | console_init(); |
| 99 | |
| 100 | // dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE); |
| 101 | |
| 102 | /* Halt if there was a built in self test failure */ |
| 103 | report_bist_failure(bist); |
| 104 | |
| 105 | // Load MPB |
| 106 | val = cpuid_eax(1); |
Elyes HAOUAS | aedcc10 | 2014-07-21 08:07:19 +0200 | [diff] [blame] | 107 | printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val); |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 108 | printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1); |
Elyes HAOUAS | aedcc10 | 2014-07-21 08:07:19 +0200 | [diff] [blame] | 109 | printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid); |
| 110 | printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx); |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 111 | |
| 112 | /* Setup sysinfo defaults */ |
| 113 | set_sysinfo_in_ram(0); |
| 114 | |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 115 | update_microcode(val); |
Kyösti Mälkki | f0a13ce | 2013-12-08 07:20:48 +0200 | [diff] [blame] | 116 | |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 117 | post_code(0x33); |
| 118 | |
Timothy Pearson | 730a043 | 2015-10-16 13:51:51 -0500 | [diff] [blame] | 119 | cpuSetAMDMSR(0); |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 120 | post_code(0x34); |
| 121 | |
| 122 | amd_ht_init(sysinfo); |
| 123 | post_code(0x35); |
| 124 | |
| 125 | /* Setup nodes PCI space and start core 0 AP init. */ |
| 126 | finalize_node_setup(sysinfo); |
| 127 | |
| 128 | /* Setup any mainboard PCI settings etc. */ |
| 129 | setup_mb_resource_map(); |
| 130 | post_code(0x36); |
| 131 | |
| 132 | /* wait for all the APs core0 started by finalize_node_setup. */ |
| 133 | /* FIXME: A bunch of cores are going to start output to serial at once. |
| 134 | It would be nice to fixup prink spinlocks for ROM XIP mode. |
| 135 | I think it could be done by putting the spinlock flag in the cache |
| 136 | of the BSP located right after sysinfo. |
| 137 | */ |
| 138 | wait_all_core0_started(); |
| 139 | |
Patrick Georgi | e166782 | 2012-05-05 15:29:32 +0200 | [diff] [blame] | 140 | #if CONFIG_LOGICAL_CPUS |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 141 | /* Core0 on each node is configured. Now setup any additional cores. */ |
| 142 | printk(BIOS_DEBUG, "start_other_cores()\n"); |
Timothy Pearson | 0122afb | 2015-07-30 14:07:15 -0500 | [diff] [blame] | 143 | start_other_cores(bsp_apicid); |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 144 | post_code(0x37); |
| 145 | wait_all_other_cores_started(bsp_apicid); |
| 146 | #endif |
| 147 | |
| 148 | post_code(0x38); |
| 149 | |
| 150 | /* run _early_setup before soft-reset. */ |
| 151 | rs780_early_setup(); |
| 152 | sb7xx_51xx_early_setup(); |
| 153 | |
| 154 | #if CONFIG_SET_FIDVID |
| 155 | msr = rdmsr(0xc0010071); |
Elyes HAOUAS | aedcc10 | 2014-07-21 08:07:19 +0200 | [diff] [blame] | 156 | printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo); |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 157 | |
| 158 | /* FIXME: The sb fid change may survive the warm reset and only |
| 159 | need to be done once.*/ |
| 160 | enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn); |
| 161 | |
| 162 | post_code(0x39); |
| 163 | |
| 164 | if (!warm_reset_detect(0)) { // BSP is node 0 |
| 165 | init_fidvid_bsp(bsp_apicid, sysinfo->nodes); |
| 166 | } else { |
| 167 | init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0 |
| 168 | } |
| 169 | |
| 170 | post_code(0x3A); |
| 171 | |
| 172 | /* show final fid and vid */ |
Elyes HAOUAS | 531b87a | 2016-09-19 09:46:33 -0600 | [diff] [blame] | 173 | msr = rdmsr(0xc0010071); |
Elyes HAOUAS | aedcc10 | 2014-07-21 08:07:19 +0200 | [diff] [blame] | 174 | printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo); |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 175 | #endif |
| 176 | |
| 177 | rs780_htinit(); |
| 178 | |
| 179 | /* Reset for HT, FIDVID, PLL and errata changes to take affect. */ |
| 180 | if (!warm_reset_detect(0)) { |
Stefan Reinauer | 069f476 | 2015-01-05 13:02:32 -0800 | [diff] [blame] | 181 | printk(BIOS_INFO, "...WARM RESET...\n\n\n"); |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 182 | soft_reset(); |
| 183 | die("After soft_reset_x - shouldn't see this message!!!\n"); |
| 184 | } |
| 185 | |
| 186 | post_code(0x3B); |
| 187 | |
| 188 | /* It's the time to set ctrl in sysinfo now; */ |
| 189 | printk(BIOS_DEBUG, "fill_mem_ctrl()\n"); |
| 190 | fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr); |
| 191 | |
| 192 | post_code(0x40); |
| 193 | |
| 194 | // die("Die Before MCT init."); |
| 195 | |
Timothy Pearson | 91e9f67 | 2015-03-19 16:44:46 -0500 | [diff] [blame] | 196 | timestamp_add_now(TS_BEFORE_INITRAM); |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 197 | printk(BIOS_DEBUG, "raminit_amdmct()\n"); |
| 198 | raminit_amdmct(sysinfo); |
Timothy Pearson | 91e9f67 | 2015-03-19 16:44:46 -0500 | [diff] [blame] | 199 | timestamp_add_now(TS_AFTER_INITRAM); |
| 200 | |
Timothy Pearson | 86f4ca5 | 2015-03-13 13:27:58 -0500 | [diff] [blame] | 201 | cbmem_initialize_empty(); |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 202 | post_code(0x41); |
| 203 | |
Timothy Pearson | 2256408 | 2015-03-27 22:49:18 -0500 | [diff] [blame] | 204 | amdmct_cbmem_store_info(sysinfo); |
| 205 | |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 206 | /* |
| 207 | dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200); |
| 208 | dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200); |
| 209 | dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200); |
| 210 | dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200); |
| 211 | */ |
| 212 | |
| 213 | // die("After MCT init before CAR disabled."); |
| 214 | |
| 215 | rs780_before_pci_init(); |
| 216 | sb7xx_51xx_before_pci_init(); |
| 217 | |
| 218 | post_code(0x42); |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 219 | post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB. |
| 220 | post_code(0x43); // Should never see this post code. |
| 221 | } |
| 222 | |
| 223 | /** |
| 224 | * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List) |
| 225 | * Description: |
| 226 | * This routine is called every time a non-coherent chain is processed. |
| 227 | * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a |
| 228 | * swap list. The first part of the list controls the BUID assignment and the |
| 229 | * second part of the list provides the device to device linking. Device orientation |
| 230 | * can be detected automatically, or explicitly. See documentation for more details. |
| 231 | * |
| 232 | * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially |
| 233 | * based on each device's unit count. |
| 234 | * |
| 235 | * Parameters: |
Martin Roth | c3fde7e | 2014-12-29 22:13:37 -0700 | [diff] [blame] | 236 | * @param[in] node = The node on which this chain is located |
| 237 | * @param[in] link = The link on the host for this chain |
| 238 | * @param[out] List = supply a pointer to a list |
Alec Ari | 0a19ddc | 2012-01-08 14:49:44 -0600 | [diff] [blame] | 239 | */ |
| 240 | BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List) |
| 241 | { |
| 242 | static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF }; |
| 243 | /* If the BUID was adjusted in early_ht we need to do the manual override */ |
| 244 | if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) { |
| 245 | printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n"); |
| 246 | if ((node == 0) && (link == 0)) { /* BSP SB link */ |
| 247 | *List = swaplist; |
| 248 | return 1; |
| 249 | } |
| 250 | } |
| 251 | |
| 252 | return 0; |
| 253 | } |