blob: b62b9877aeeb3806858d4c4bb52e5012041ac374 [file] [log] [blame]
Yinghai Luf55b58d2007-02-17 14:28:11 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Yinghai Luf55b58d2007-02-17 14:28:11 +00003 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
Yinghai Luf55b58d2007-02-17 14:28:11 +000022#define RAMINIT_SYSINFO 1
23
24#define K8_ALLOCATE_IO_RANGE 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000025
26#define QRANK_DIMM_SUPPORT 1
27
28#if CONFIG_LOGICAL_CPUS==1
29#define SET_NB_CFG_54 1
30#endif
31
32//used by init_cpus and fidvid
Myles Watson9b43afd2010-04-08 15:09:53 +000033#define SET_FIDVID 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000034//if we want to wait for core1 done before DQS training, set it to 0
Myles Watson9b43afd2010-04-08 15:09:53 +000035#define SET_FIDVID_CORE0_ONLY 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000036
Stefan Reinauer08670622009-06-30 15:17:49 +000037#if CONFIG_K8_REV_F_SUPPORT == 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000038#define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
39#endif
Stefan Reinauer14e22772010-04-27 06:56:47 +000040
Yinghai Luf55b58d2007-02-17 14:28:11 +000041#include <stdint.h>
Patrick Georgi12aba822009-04-30 07:07:22 +000042#include <string.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000043#include <device/pci_def.h>
44#include <device/pci_ids.h>
45#include <arch/io.h>
46#include <device/pnp_def.h>
47#include <arch/romcc_io.h>
48#include <cpu/x86/lapic.h>
49#include "option_table.h"
50#include "pc80/mc146818rtc_early.c"
51
Patrick Georgi12584e22010-05-08 09:14:51 +000052#include <console/console.h>
Stefan Reinauerc13093b2009-09-23 18:51:03 +000053#include "lib/ramtest.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000054
55#include <cpu/amd/model_fxx_rev.h>
56
Stefan Reinauerbcb8c972010-04-25 18:06:32 +000057// for enable the FAN
58#include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000059#include "northbridge/amd/amdk8/raminit.h"
60#include "cpu/amd/model_fxx/apic_timer.c"
61#include "lib/delay.c"
62
Yinghai Luf55b58d2007-02-17 14:28:11 +000063#include "cpu/x86/lapic/boot_cpu.c"
64#include "northbridge/amd/amdk8/reset_test.c"
65#include "superio/winbond/w83627hf/w83627hf_early_serial.c"
66#include "superio/winbond/w83627hf/w83627hf_early_init.c"
67
Yinghai Luf55b58d2007-02-17 14:28:11 +000068#include "cpu/x86/bist.h"
69
Yinghai Luf55b58d2007-02-17 14:28:11 +000070#include "northbridge/amd/amdk8/debug.c"
71
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000072#include "cpu/x86/mtrr/earlymtrr.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000073
Yinghai Luf55b58d2007-02-17 14:28:11 +000074#include "northbridge/amd/amdk8/setup_resource_map.c"
75
76#define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
77
78#include "southbridge/nvidia/mcp55/mcp55_early_ctrl.c"
79
Yinghai Luf55b58d2007-02-17 14:28:11 +000080static void memreset(int controllers, const struct mem_controller *ctrl)
81{
82}
83
84static inline void activate_spd_rom(const struct mem_controller *ctrl)
85{
86 /* nothing to do */
87}
88
89static inline int spd_read_byte(unsigned device, unsigned address)
90{
91 return smbus_read_byte(device, address);
92}
93
94#include "northbridge/amd/amdk8/amdk8_f.h"
Yinghai Luf55b58d2007-02-17 14:28:11 +000095#include "northbridge/amd/amdk8/incoherent_ht.c"
Stefan Reinauer23836e22010-04-15 12:39:29 +000096#include "northbridge/amd/amdk8/coherent_ht.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000097#include "northbridge/amd/amdk8/raminit_f.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +000098#include "lib/generic_sdram.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000099
Stefan Reinauer14e22772010-04-27 06:56:47 +0000100#include "resourcemap.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +0000101
102#include "cpu/amd/dualcore/dualcore.c"
103
104#define MCP55_NUM 1
105#define MCP55_USE_NIC 1
106#define MCP55_USE_AZA 1
107
108#define MCP55_PCI_E_X_0 4
109
110#include "southbridge/nvidia/mcp55/mcp55_early_setup_ss.h"
111#include "southbridge/nvidia/mcp55/mcp55_early_setup_car.c"
112
Yinghai Luf55b58d2007-02-17 14:28:11 +0000113#include "cpu/amd/car/post_cache_as_ram.c"
114
115#include "cpu/amd/model_fxx/init_cpus.c"
116
117#include "cpu/amd/model_fxx/fidvid.c"
118
Yinghai Luf55b58d2007-02-17 14:28:11 +0000119#include "southbridge/nvidia/mcp55/mcp55_enable_rom.c"
120#include "northbridge/amd/amdk8/early_ht.c"
121
Yinghai Luf55b58d2007-02-17 14:28:11 +0000122static void sio_setup(void)
123{
Yinghai Luf55b58d2007-02-17 14:28:11 +0000124 uint32_t dword;
125 uint8_t byte;
126 enable_smbus();
127// smbusx_write_byte(1, (0x58>>1), 0, 0x80); /* select bank0 */
128 smbusx_write_byte(1, (0x58>>1), 0xb1, 0xff); /* set FAN ctrl to DC mode */
129
130 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000131 byte |= 0x20;
Yinghai Luf55b58d2007-02-17 14:28:11 +0000132 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000133
Yinghai Luf55b58d2007-02-17 14:28:11 +0000134 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
135 dword |= (1<<0);
136 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000137
Yinghai Luf55b58d2007-02-17 14:28:11 +0000138 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
139 dword |= (1<<16);
140 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000141}
142
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000143void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Yinghai Luf55b58d2007-02-17 14:28:11 +0000144{
145 static const uint16_t spd_addr [] = {
Stefan Reinauer523ebd92010-04-14 18:59:42 +0000146 // Node 0
Yinghai Luf55b58d2007-02-17 14:28:11 +0000147 (0xa<<3)|0, (0xa<<3)|2, 0, 0,
148 (0xa<<3)|1, (0xa<<3)|3, 0, 0,
Stefan Reinauer523ebd92010-04-14 18:59:42 +0000149 // Node 1
Yinghai Luf55b58d2007-02-17 14:28:11 +0000150 (0xa<<3)|4, (0xa<<3)|6, 0, 0,
151 (0xa<<3)|5, (0xa<<3)|7, 0, 0,
Yinghai Luf55b58d2007-02-17 14:28:11 +0000152 };
153
Stefan Reinauer523ebd92010-04-14 18:59:42 +0000154 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE
155 + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000156
157 int needs_reset = 0;
158 unsigned bsp_apicid = 0;
159
Patrick Georgi2bd91002010-03-18 16:46:50 +0000160 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000161 /* Nothing special needs to be done to find bus 0 */
162 /* Allow the HT devices to be found */
163
164 enumerate_ht_chain();
165
166 sio_setup();
167
168 /* Setup the mcp55 */
169 mcp55_enable_rom();
170 }
171
Yinghai Luf55b58d2007-02-17 14:28:11 +0000172 if (bist == 0) {
173 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
174 }
175
176 pnp_enter_ext_func_mode(SERIAL_DEV);
177 pnp_write_config(SERIAL_DEV, 0x24, 0x84 | (1 << 6));
Stefan Reinauer08670622009-06-30 15:17:49 +0000178 w83627hf_enable_dev(SERIAL_DEV, CONFIG_TTYS0_BASE);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000179 pnp_exit_ext_func_mode(SERIAL_DEV);
180
181 uart_init();
182 console_init();
Stefan Reinauer14e22772010-04-27 06:56:47 +0000183
Yinghai Luf55b58d2007-02-17 14:28:11 +0000184 /* Halt if there was a built in self test failure */
185 report_bist_failure(bist);
186
Myles Watson08e0fb82010-03-22 16:33:25 +0000187 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000188
189 setup_mb_resource_map();
190
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000191 print_debug("bsp_apicid="); print_debug_hex8(bsp_apicid); print_debug("\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000192
Stefan Reinauer08670622009-06-30 15:17:49 +0000193#if CONFIG_MEM_TRAIN_SEQ == 1
Yinghai Luf55b58d2007-02-17 14:28:11 +0000194 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
195#endif
196 setup_coherent_ht_domain(); // routing table and start other core0
197
198 wait_all_core0_started();
199#if CONFIG_LOGICAL_CPUS==1
200 // It is said that we should start core1 after all core0 launched
201 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
202 * So here need to make sure last core0 is started, esp for two way system,
203 * (there may be apic id conflicts in that case)
204 */
205 start_other_cores();
206 wait_all_other_cores_started(bsp_apicid);
207#endif
208
209 /* it will set up chains and store link pair for optimization later */
210 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
211
Myles Watson9b43afd2010-04-08 15:09:53 +0000212#if SET_FIDVID == 1
Yinghai Luf55b58d2007-02-17 14:28:11 +0000213 {
214 msr_t msr;
215 msr=rdmsr(0xc0010042);
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000216 printk(BIOS_DEBUG, "begin msr fid, vid %08x, %08x\n", msr.hi, msr.lo);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000217 }
218
219 enable_fid_change();
220
221 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
222
223 init_fidvid_bsp(bsp_apicid);
224
225 // show final fid and vid
226 {
227 msr_t msr;
228 msr=rdmsr(0xc0010042);
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000229 printk(BIOS_DEBUG, "end msr fid, vid %08x, %08x\n", msr.hi, msr.lo);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000230 }
231#endif
232
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000233 init_timer(); // Need to use TMICT to synconize FID/VID
234
Yinghai Luf55b58d2007-02-17 14:28:11 +0000235 needs_reset |= optimize_link_coherent_ht();
236 needs_reset |= optimize_link_incoherent_ht(sysinfo);
237 needs_reset |= mcp55_early_setup_x();
238
239 // fidvid change will issue one LDTSTOP and the HT change will be effective too
240 if (needs_reset) {
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000241 print_info("ht reset -\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000242 soft_reset();
243 }
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000244
Yinghai Luf55b58d2007-02-17 14:28:11 +0000245 allow_all_aps_stop(bsp_apicid);
246
247 //It's the time to set ctrl in sysinfo now;
248 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
249
250// enable_smbus(); /* enable in sio_setup */
251
Yinghai Luf55b58d2007-02-17 14:28:11 +0000252 /* all ap stopped? */
Yinghai Luf55b58d2007-02-17 14:28:11 +0000253
254 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
255
256 post_cache_as_ram(); // bsp swtich stack to ram and copy sysinfo ram now
Yinghai Luf55b58d2007-02-17 14:28:11 +0000257}