blob: dec92c3ec817543e6a3931795022caedeb1174e0 [file] [log] [blame]
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2006 Tyan
5 * Copyright (C) 2006 AMD
6 * Written by Yinghai Lu <yinghailu@gmail.com> for Tyan and AMD.
7 *
8 * Copyright (C) 2007 University of Mannheim
9 * Written by Philipp Degler <pdegler@rumms.uni-mannheim.de> for University of Mannheim
10 * Copyright (C) 2009 University of Heidelberg
11 * Written by Mondrian Nuessle <nuessle@uni-heidelberg.de> for University of Heidelberg
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License as published by
15 * the Free Software Foundation; either version 2 of the License, or
16 * (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
26 */
27
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000028#define RAMINIT_SYSINFO 1
29
30#define K8_ALLOCATE_IO_RANGE 1
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000031
32#define QRANK_DIMM_SUPPORT 1
33
34#if CONFIG_LOGICAL_CPUS==1
35#define SET_NB_CFG_54 1
36#endif
37
38//used by init_cpus and fidvid
Myles Watson9b43afd2010-04-08 15:09:53 +000039#define SET_FIDVID 1
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000040//if we want to wait for core1 done before DQS training, set it to 0
Myles Watson9b43afd2010-04-08 15:09:53 +000041#define SET_FIDVID_CORE0_ONLY 1
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000042
Stefan Reinauer08670622009-06-30 15:17:49 +000043#if CONFIG_K8_REV_F_SUPPORT == 1
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000044#define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
45#endif
46
47#define DBGP_DEFAULT 7
48
49#include <stdint.h>
Patrick Georgi12aba822009-04-30 07:07:22 +000050#include <string.h>
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000051#include <device/pci_def.h>
52#include <device/pci_ids.h>
53#include <arch/io.h>
54#include <device/pnp_def.h>
55#include <arch/romcc_io.h>
56#include <cpu/x86/lapic.h>
57#include "option_table.h"
58#include "pc80/mc146818rtc_early.c"
59
Patrick Georgi12584e22010-05-08 09:14:51 +000060#include <console/console.h>
Stefan Reinauerc13093b2009-09-23 18:51:03 +000061#include "lib/ramtest.c"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000062
63#include <cpu/amd/model_fxx_rev.h>
64
65#include "southbridge/broadcom/bcm5785/bcm5785_early_smbus.c"
66#include "northbridge/amd/amdk8/raminit.h"
67#include "cpu/amd/model_fxx/apic_timer.c"
68#include "lib/delay.c"
69
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000070#include "cpu/x86/lapic/boot_cpu.c"
71#include "northbridge/amd/amdk8/reset_test.c"
72
73#include "superio/serverengines/pilot/pilot_early_serial.c"
74#include "superio/serverengines/pilot/pilot_early_init.c"
75#include "superio/nsc/pc87417/pc87417_early_serial.c"
76
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000077#include "cpu/x86/bist.h"
78
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000079#include "northbridge/amd/amdk8/debug.c"
80
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000081#include "cpu/x86/mtrr/earlymtrr.c"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000082
83#include "northbridge/amd/amdk8/setup_resource_map.c"
84
85#define SERIAL_DEV PNP_DEV(0x2e, PILOT_SP1)
86#define RTC_DEV PNP_DEV(0x4e, PC87417_RTC)
87
88#include "southbridge/broadcom/bcm5785/bcm5785_early_setup.c"
89
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +000090static void memreset(int controllers, const struct mem_controller *ctrl)
91{
92}
93
94static inline void activate_spd_rom(const struct mem_controller *ctrl)
95{
96#define SMBUS_SWITCH1 0x70
97#define SMBUS_SWITCH2 0x72
98 unsigned device = (ctrl->channel0[0]) >> 8;
99 smbus_send_byte(SMBUS_SWITCH1, device & 0x0f);
100 smbus_send_byte(SMBUS_SWITCH2, (device >> 4) & 0x0f );
101}
102
103static inline int spd_read_byte(unsigned device, unsigned address)
104{
105 return smbus_read_byte(device, address);
106}
107
108#include "northbridge/amd/amdk8/amdk8_f.h"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000109#include "northbridge/amd/amdk8/incoherent_ht.c"
Stefan Reinauer23836e22010-04-15 12:39:29 +0000110#include "northbridge/amd/amdk8/coherent_ht.c"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000111#include "northbridge/amd/amdk8/raminit_f.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +0000112#include "lib/generic_sdram.c"
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000113
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000114#include "cpu/amd/dualcore/dualcore.c"
115
116//first node
117#define DIMM0 0x50
118#define DIMM1 0x51
119#define DIMM2 0x52
120#define DIMM3 0x53
121//second node
122#define DIMM4 0x54
123#define DIMM5 0x55
124#define DIMM6 0x56
125#define DIMM7 0x57
126
Stefan Reinauer853263b2010-04-09 10:43:49 +0000127
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000128
129#include "cpu/amd/car/post_cache_as_ram.c"
130
131#include "cpu/amd/model_fxx/init_cpus.c"
132
133#include "cpu/amd/model_fxx/fidvid.c"
134
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000135#include "northbridge/amd/amdk8/early_ht.c"
136
137#if 0
138#include "ipmi.c"
139
140static void setup_early_ipmi_serial()
141{
142 unsigned char result;
143 char channel_access[]={0x06<<2,0x40,0x04,0x80,0x05};
144 char serialmodem_conf[]={0x0c<<2,0x10,0x04,0x08,0x00,0x0f};
145 char serial_mux1[]={0x0c<<2,0x12,0x04,0x06};
146 char serial_mux2[]={0x0c<<2,0x12,0x04,0x03};
147 char serial_mux3[]={0x0c<<2,0x12,0x04,0x07};
148
149// earlydbg(0x0d);
150 //set channel access system only
151 ipmi_request(5,channel_access);
152// earlydbg(result);
153/*
154 //Set serial/modem config
155 result=ipmi_request(6,serialmodem_conf);
156 earlydbg(result);
157
158 //Set serial mux 1
159 result=ipmi_request(4,serial_mux1);
160 earlydbg(result);
161
162 //Set serial mux 2
163 result=ipmi_request(4,serial_mux2);
164 earlydbg(result);
165
166 //Set serial mux 3
167 result=ipmi_request(4,serial_mux3);
168 earlydbg(result);
169*/
170// earlydbg(0x0e);
171
172}
173#endif
174
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000175void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000176{
177 static const uint16_t spd_addr[] = {
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000178 // first node
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000179 DIMM0, DIMM2, 0, 0,
180 DIMM1, DIMM3, 0, 0,
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000181
182 // second node
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000183 DIMM4, DIMM6, 0, 0,
184 DIMM5, DIMM7, 0, 0,
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000185 };
186
Stefan Reinauer14e22772010-04-27 06:56:47 +0000187 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE
Stefan Reinauerd6532112010-04-16 00:31:44 +0000188 + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000189
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000190 int needs_reset;
191 unsigned bsp_apicid = 0;
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000192
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000193 if (!cpu_init_detectedx && boot_cpu()) {
194 /* Nothing special needs to be done to find bus 0 */
195 /* Allow the HT devices to be found */
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000196
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000197 enumerate_ht_chain();
198 bcm5785_enable_rom();
199 bcm5785_enable_lpc();
200 //enable RTC
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000201 pc87417_enable_dev(RTC_DEV);
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000202 }
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000203
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000204 if (bist == 0) {
205 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
206 }
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000207
Stefan Reinauer08670622009-06-30 15:17:49 +0000208 pilot_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000209
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000210 uart_init();
211
212 /* Halt if there was a built in self test failure */
213 report_bist_failure(bist);
214
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000215 console_init();
216// setup_early_ipmi_serial();
217 pilot_early_init(SERIAL_DEV); //config port is being taken from SERIAL_DEV
Myles Watson08e0fb82010-03-22 16:33:25 +0000218 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Stefan Reinauerd6532112010-04-16 00:31:44 +0000219 printk(BIOS_DEBUG, "bsp_apicid=%02x\n", bsp_apicid);
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000220
Stefan Reinauer08670622009-06-30 15:17:49 +0000221#if CONFIG_MEM_TRAIN_SEQ == 1
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000222 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
223#endif
224 setup_coherent_ht_domain();
225
226 wait_all_core0_started();
227#if CONFIG_LOGICAL_CPUS==1
228 // It is said that we should start core1 after all core0 launched
229 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
230 * So here need to make sure last core0 is started, esp for two way system,
231 * (there may be apic id conflicts in that case)
232 */
233 start_other_cores();
234 wait_all_other_cores_started(bsp_apicid);
235#endif
236
237 /* it will set up chains and store link pair for optimization later */
238 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
239 bcm5785_early_setup();
240
Myles Watson9b43afd2010-04-08 15:09:53 +0000241#if SET_FIDVID == 1
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000242 {
243 msr_t msr;
244 msr=rdmsr(0xc0010042);
Stefan Reinauerd6532112010-04-16 00:31:44 +0000245 printk(BIOS_DEBUG, "begin msr fid, vid %08x %08x\n", msr.hi, msr.lo);
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000246 }
247 enable_fid_change();
248 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
249 init_fidvid_bsp(bsp_apicid);
250 // show final fid and vid
251 {
252 msr_t msr;
253 msr=rdmsr(0xc0010042);
Stefan Reinauerd6532112010-04-16 00:31:44 +0000254 printk(BIOS_DEBUG, "end msr fid, vid %08x %08x\n", msr.hi, msr.lo);
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000255 }
256#endif
257
258 needs_reset = optimize_link_coherent_ht();
259 needs_reset |= optimize_link_incoherent_ht(sysinfo);
260
261 // fidvid change will issue one LDTSTOP and the HT change will be effective too
262 if (needs_reset) {
Stefan Reinauerd6532112010-04-16 00:31:44 +0000263 printk(BIOS_INFO, "ht reset -\n");
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000264 soft_reset();
265 }
266
267 allow_all_aps_stop(bsp_apicid);
268
269 //It's the time to set ctrl in sysinfo now;
270 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
271 enable_smbus();
272
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000273 //do we need apci timer, tsc...., only debug need it for better output
274 /* all ap stopped? */
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000275 // init_timer(); // Need to use TMICT to synconize FID/VID
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000276
277 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
278
279 post_cache_as_ram();
Mondrian nuessle5b34bdd2009-04-22 20:34:05 +0000280}
281