blob: ad6ee79ab72e512d0b16778ef8f8f2109f3f4691 [file] [log] [blame]
Yinghai Luf55b58d2007-02-17 14:28:11 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Yinghai Luf55b58d2007-02-17 14:28:11 +00003 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
Yinghai Luf55b58d2007-02-17 14:28:11 +000022#define RAMINIT_SYSINFO 1
23
24#define K8_ALLOCATE_IO_RANGE 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000025
26#define QRANK_DIMM_SUPPORT 1
27
28#if CONFIG_LOGICAL_CPUS==1
29#define SET_NB_CFG_54 1
30#endif
31
32//used by init_cpus and fidvid
Myles Watson9b43afd2010-04-08 15:09:53 +000033#define SET_FIDVID 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000034//if we want to wait for core1 done before DQS training, set it to 0
Myles Watson9b43afd2010-04-08 15:09:53 +000035#define SET_FIDVID_CORE0_ONLY 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000036
Stefan Reinauer08670622009-06-30 15:17:49 +000037#if CONFIG_K8_REV_F_SUPPORT == 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000038#define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
39#endif
40
41#define DBGP_DEFAULT 7
Stefan Reinauer14e22772010-04-27 06:56:47 +000042
Yinghai Luf55b58d2007-02-17 14:28:11 +000043#include <stdint.h>
Patrick Georgi12aba822009-04-30 07:07:22 +000044#include <string.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000045#include <device/pci_def.h>
46#include <device/pci_ids.h>
47#include <arch/io.h>
48#include <device/pnp_def.h>
49#include <arch/romcc_io.h>
50#include <cpu/x86/lapic.h>
51#include "option_table.h"
52#include "pc80/mc146818rtc_early.c"
53
Patrick Georgi12584e22010-05-08 09:14:51 +000054#include <console/console.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000055#if CONFIG_USBDEBUG_DIRECT
56#include "southbridge/nvidia/mcp55/mcp55_enable_usbdebug_direct.c"
57#include "pc80/usbdebug_direct_serial.c"
58#endif
Stefan Reinauerc13093b2009-09-23 18:51:03 +000059#include "lib/ramtest.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000060
61#include <cpu/amd/model_fxx_rev.h>
62
63#include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
64#include "northbridge/amd/amdk8/raminit.h"
65#include "cpu/amd/model_fxx/apic_timer.c"
66#include "lib/delay.c"
67
Yinghai Luf55b58d2007-02-17 14:28:11 +000068#include "cpu/x86/lapic/boot_cpu.c"
69#include "northbridge/amd/amdk8/reset_test.c"
70#include "superio/ite/it8716f/it8716f_early_serial.c"
71#include "superio/ite/it8716f/it8716f_early_init.c"
72
Yinghai Luf55b58d2007-02-17 14:28:11 +000073#include "cpu/x86/bist.h"
74
Yinghai Luf55b58d2007-02-17 14:28:11 +000075#include "northbridge/amd/amdk8/debug.c"
76
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000077#include "cpu/x86/mtrr/earlymtrr.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000078
79#include "northbridge/amd/amdk8/setup_resource_map.c"
80
81#define SERIAL_DEV PNP_DEV(0x2e, IT8716F_SP1)
Carl-Daniel Hailfinger34153ac2007-11-14 15:09:30 +000082#define GPIO_DEV PNP_DEV(0x2e, IT8716F_GPIO)
Yinghai Luf55b58d2007-02-17 14:28:11 +000083
84#include "southbridge/nvidia/mcp55/mcp55_early_ctrl.c"
85
Yinghai Luf55b58d2007-02-17 14:28:11 +000086static void memreset(int controllers, const struct mem_controller *ctrl)
87{
88}
89
90static inline void activate_spd_rom(const struct mem_controller *ctrl)
91{
92 /* nothing to do */
93}
94
95static inline int spd_read_byte(unsigned device, unsigned address)
96{
97 return smbus_read_byte(device, address);
98}
99
Yinghai Luf55b58d2007-02-17 14:28:11 +0000100#define MCP55_NUM 1
101#define MCP55_USE_NIC 1
102#define MCP55_USE_AZA 1
103
104#define MCP55_PCI_E_X_0 0
105
106#define MCP55_MB_SETUP \
Torsten Duwee7537f12007-10-31 00:49:38 +0000107 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x68,/* GPIO38 PCI_REQ3 */ \
108 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x68,/* GPIO39 PCI_GNT3 */ \
109 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x68,/* GPIO40 PCI_GNT2 */ \
110 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x68,/* GPIO41 PCI_REQ2 */ \
Yinghai Luf55b58d2007-02-17 14:28:11 +0000111 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
112 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
113
114#include "southbridge/nvidia/mcp55/mcp55_early_setup_ss.h"
115#include "southbridge/nvidia/mcp55/mcp55_early_setup_car.c"
116
Stefan Reinauerd55e26f2010-04-25 13:54:30 +0000117
118
119#include "northbridge/amd/amdk8/amdk8_f.h"
120#include "northbridge/amd/amdk8/incoherent_ht.c"
121#include "northbridge/amd/amdk8/coherent_ht.c"
122#include "northbridge/amd/amdk8/raminit_f.c"
123#include "lib/generic_sdram.c"
124
Stefan Reinauer14e22772010-04-27 06:56:47 +0000125#include "resourcemap.c"
Stefan Reinauerd55e26f2010-04-25 13:54:30 +0000126
127#include "cpu/amd/dualcore/dualcore.c"
128
Yinghai Luf55b58d2007-02-17 14:28:11 +0000129#include "cpu/amd/car/post_cache_as_ram.c"
130
131#include "cpu/amd/model_fxx/init_cpus.c"
132
133#include "cpu/amd/model_fxx/fidvid.c"
134
Yinghai Luf55b58d2007-02-17 14:28:11 +0000135#include "southbridge/nvidia/mcp55/mcp55_enable_rom.c"
136#include "northbridge/amd/amdk8/early_ht.c"
137
Yinghai Luf55b58d2007-02-17 14:28:11 +0000138static void sio_setup(void)
139{
Yinghai Luf55b58d2007-02-17 14:28:11 +0000140 uint32_t dword;
141 uint8_t byte;
142
143 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000144 byte |= 0x20;
Yinghai Luf55b58d2007-02-17 14:28:11 +0000145 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000146
Yinghai Luf55b58d2007-02-17 14:28:11 +0000147 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
148 dword |= (1<<0);
149 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000150
Yinghai Luf55b58d2007-02-17 14:28:11 +0000151 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
152 dword |= (1<<16);
153 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
154}
155
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000156void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Yinghai Luf55b58d2007-02-17 14:28:11 +0000157{
158 static const uint16_t spd_addr [] = {
Stefan Reinauer23836e22010-04-15 12:39:29 +0000159 // Node 0
Yinghai Luf55b58d2007-02-17 14:28:11 +0000160 (0xa<<3)|0, (0xa<<3)|2, 0, 0,
161 (0xa<<3)|1, (0xa<<3)|3, 0, 0,
Stefan Reinauer23836e22010-04-15 12:39:29 +0000162 // Node 1
Yinghai Luf55b58d2007-02-17 14:28:11 +0000163 (0xa<<3)|4, (0xa<<3)|6, 0, 0,
164 (0xa<<3)|5, (0xa<<3)|7, 0, 0,
Yinghai Luf55b58d2007-02-17 14:28:11 +0000165 };
166
Stefan Reinauer14e22772010-04-27 06:56:47 +0000167 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE
Stefan Reinauer23836e22010-04-15 12:39:29 +0000168 + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000169
170 int needs_reset = 0;
171 unsigned bsp_apicid = 0;
Carl-Daniel Hailfinger34153ac2007-11-14 15:09:30 +0000172 uint8_t tmp = 0;
Yinghai Luf55b58d2007-02-17 14:28:11 +0000173
Patrick Georgi2bd91002010-03-18 16:46:50 +0000174 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000175 /* Nothing special needs to be done to find bus 0 */
176 /* Allow the HT devices to be found */
177
178 enumerate_ht_chain();
179
180 sio_setup();
181
182 /* Setup the mcp55 */
183 mcp55_enable_rom();
184 }
185
Yinghai Luf55b58d2007-02-17 14:28:11 +0000186 if (bist == 0) {
187 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
188 }
189
190 pnp_enter_ext_func_mode(SERIAL_DEV);
Carl-Daniel Hailfingere13abe52007-11-14 17:57:04 +0000191 /* The following line will set CLKIN to 24 MHz, external */
192 pnp_write_config(SERIAL_DEV, IT8716F_CONFIG_REG_CLOCKSEL, 0x11);
Carl-Daniel Hailfinger34153ac2007-11-14 15:09:30 +0000193 tmp = pnp_read_config(SERIAL_DEV, IT8716F_CONFIG_REG_SWSUSP);
194 /* Is serial flash enabled? Then enable writing to serial flash. */
195 if (tmp & 0x0e) {
196 pnp_write_config(SERIAL_DEV, IT8716F_CONFIG_REG_SWSUSP, tmp | 0x10);
197 pnp_set_logical_device(GPIO_DEV);
198 /* Set Serial Flash interface to 0x0820 */
199 pnp_write_config(GPIO_DEV, 0x64, 0x08);
200 pnp_write_config(GPIO_DEV, 0x65, 0x20);
201 /* We can get away with not resetting the logical device because
Stefan Reinauer08670622009-06-30 15:17:49 +0000202 * it8716f_enable_dev(SERIAL_DEV, CONFIG_TTYS0_BASE) will do that.
Carl-Daniel Hailfinger34153ac2007-11-14 15:09:30 +0000203 */
204 }
Stefan Reinauer08670622009-06-30 15:17:49 +0000205 it8716f_enable_dev(SERIAL_DEV, CONFIG_TTYS0_BASE);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000206 pnp_exit_ext_func_mode(SERIAL_DEV);
207
208 setup_mb_resource_map();
209
210 uart_init();
Stefan Reinauer14e22772010-04-27 06:56:47 +0000211
Yinghai Luf55b58d2007-02-17 14:28:11 +0000212 /* Halt if there was a built in self test failure */
213 report_bist_failure(bist);
214
Yinghai Luf55b58d2007-02-17 14:28:11 +0000215#if CONFIG_USBDEBUG_DIRECT
216 mcp55_enable_usbdebug_direct(DBGP_DEFAULT);
217 early_usbdebug_direct_init();
218#endif
219 console_init();
Myles Watson08e0fb82010-03-22 16:33:25 +0000220 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000221
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000222 print_debug("bsp_apicid="); print_debug_hex8(bsp_apicid); print_debug("\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000223
Stefan Reinauer08670622009-06-30 15:17:49 +0000224#if CONFIG_MEM_TRAIN_SEQ == 1
Yinghai Luf55b58d2007-02-17 14:28:11 +0000225 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
226#endif
227 setup_coherent_ht_domain(); // routing table and start other core0
228
229 wait_all_core0_started();
230#if CONFIG_LOGICAL_CPUS==1
231 // It is said that we should start core1 after all core0 launched
232 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
233 * So here need to make sure last core0 is started, esp for two way system,
234 * (there may be apic id conflicts in that case)
235 */
236 start_other_cores();
237 wait_all_other_cores_started(bsp_apicid);
238#endif
239
240 /* it will set up chains and store link pair for optimization later */
241 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
242
Myles Watson9b43afd2010-04-08 15:09:53 +0000243#if SET_FIDVID == 1
Yinghai Luf55b58d2007-02-17 14:28:11 +0000244
245 {
246 msr_t msr;
247 msr=rdmsr(0xc0010042);
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000248 print_debug("begin msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000249
250 }
251
252 enable_fid_change();
253
254 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
255
256 init_fidvid_bsp(bsp_apicid);
257
258 // show final fid and vid
259 {
260 msr_t msr;
261 msr=rdmsr(0xc0010042);
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000262 print_debug("end msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000263
264 }
265#endif
266
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000267 init_timer(); // Need to use TMICT to synconize FID/VID
268
Yinghai Luf55b58d2007-02-17 14:28:11 +0000269 needs_reset |= optimize_link_coherent_ht();
270 needs_reset |= optimize_link_incoherent_ht(sysinfo);
271 needs_reset |= mcp55_early_setup_x();
272
273 // fidvid change will issue one LDTSTOP and the HT change will be effective too
274 if (needs_reset) {
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000275 print_info("ht reset -\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000276 soft_reset();
277 }
278 allow_all_aps_stop(bsp_apicid);
279
280 //It's the time to set ctrl in sysinfo now;
281 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
282
Stefan Reinauer14e22772010-04-27 06:56:47 +0000283 enable_smbus();
Yinghai Luf55b58d2007-02-17 14:28:11 +0000284
Yinghai Luf55b58d2007-02-17 14:28:11 +0000285 /* all ap stopped? */
Yinghai Luf55b58d2007-02-17 14:28:11 +0000286
287 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
288
289 post_cache_as_ram(); // bsp swtich stack to ram and copy sysinfo ram now
290
291}
292