blob: 432ff9563761432c0ff0c4ebe9604ed762424e4e [file] [log] [blame]
Yinghai Luf55b58d2007-02-17 14:28:11 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Yinghai Luf55b58d2007-02-17 14:28:11 +00003 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
22#define ASSEMBLY 1
Myles Watson1d6d45e2009-11-06 17:02:51 +000023#define __PRE_RAM__
Yinghai Luf55b58d2007-02-17 14:28:11 +000024
25#define RAMINIT_SYSINFO 1
26
27#define K8_ALLOCATE_IO_RANGE 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000028
29#define QRANK_DIMM_SUPPORT 1
30
31#if CONFIG_LOGICAL_CPUS==1
32#define SET_NB_CFG_54 1
33#endif
34
35//used by init_cpus and fidvid
36#define K8_SET_FIDVID 1
37//if we want to wait for core1 done before DQS training, set it to 0
38#define K8_SET_FIDVID_CORE0_ONLY 1
39
Stefan Reinauer08670622009-06-30 15:17:49 +000040#if CONFIG_K8_REV_F_SUPPORT == 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000041#define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
42#endif
43
44#include <stdint.h>
Patrick Georgi12aba822009-04-30 07:07:22 +000045#include <string.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000046#include <device/pci_def.h>
47#include <device/pci_ids.h>
48#include <arch/io.h>
49#include <device/pnp_def.h>
50#include <arch/romcc_io.h>
51#include <cpu/x86/lapic.h>
52#include "option_table.h"
53#include "pc80/mc146818rtc_early.c"
54
55// for enable the FAN
56#include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
57
Yinghai Luf55b58d2007-02-17 14:28:11 +000058#include "pc80/serial.c"
59#include "arch/i386/lib/console.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +000060#include "lib/ramtest.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000061
62#include <cpu/amd/model_fxx_rev.h>
63
64//#include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
65#include "northbridge/amd/amdk8/raminit.h"
66#include "cpu/amd/model_fxx/apic_timer.c"
67#include "lib/delay.c"
68
Yinghai Luf55b58d2007-02-17 14:28:11 +000069#include "cpu/x86/lapic/boot_cpu.c"
70#include "northbridge/amd/amdk8/reset_test.c"
71#include "superio/winbond/w83627hf/w83627hf_early_serial.c"
72#include "superio/winbond/w83627hf/w83627hf_early_init.c"
73
Yinghai Luf55b58d2007-02-17 14:28:11 +000074#include "cpu/x86/bist.h"
75
Yinghai Luf55b58d2007-02-17 14:28:11 +000076#include "northbridge/amd/amdk8/debug.c"
77
78#include "cpu/amd/mtrr/amd_earlymtrr.c"
79
80
81#include "northbridge/amd/amdk8/setup_resource_map.c"
82
83#define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
84
85#include "southbridge/nvidia/mcp55/mcp55_early_ctrl.c"
86
87static void memreset_setup(void)
88{
89}
90
91static void memreset(int controllers, const struct mem_controller *ctrl)
92{
93}
94
95static inline void activate_spd_rom(const struct mem_controller *ctrl)
96{
97 /* nothing to do */
98}
99
100static inline int spd_read_byte(unsigned device, unsigned address)
101{
102 return smbus_read_byte(device, address);
103}
104
105#include "northbridge/amd/amdk8/amdk8_f.h"
106#include "northbridge/amd/amdk8/coherent_ht.c"
107
108#include "northbridge/amd/amdk8/incoherent_ht.c"
109
110#include "northbridge/amd/amdk8/raminit_f.c"
111
Stefan Reinauerc13093b2009-09-23 18:51:03 +0000112#include "lib/generic_sdram.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +0000113
114#include "resourcemap.c"
115
116#include "cpu/amd/dualcore/dualcore.c"
117
118#define MCP55_NUM 1
119#define MCP55_USE_NIC 1
120#define MCP55_USE_AZA 1
121
122#define MCP55_PCI_E_X_0 4
123
124#include "southbridge/nvidia/mcp55/mcp55_early_setup_ss.h"
125#include "southbridge/nvidia/mcp55/mcp55_early_setup_car.c"
126
127#include "cpu/amd/car/copy_and_run.c"
128
129#include "cpu/amd/car/post_cache_as_ram.c"
130
131#include "cpu/amd/model_fxx/init_cpus.c"
132
133#include "cpu/amd/model_fxx/fidvid.c"
134
Yinghai Luf55b58d2007-02-17 14:28:11 +0000135#include "southbridge/nvidia/mcp55/mcp55_enable_rom.c"
136#include "northbridge/amd/amdk8/early_ht.c"
137
138
139static void sio_setup(void)
140{
141
142 unsigned value;
143 uint32_t dword;
144 uint8_t byte;
145 enable_smbus();
146// smbusx_write_byte(1, (0x58>>1), 0, 0x80); /* select bank0 */
147 smbusx_write_byte(1, (0x58>>1), 0xb1, 0xff); /* set FAN ctrl to DC mode */
148
149 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
150 byte |= 0x20;
151 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
152
153 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
154 dword |= (1<<0);
155 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
156
157 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
158 dword |= (1<<16);
159 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
160
161}
162
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000163void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Yinghai Luf55b58d2007-02-17 14:28:11 +0000164{
165 static const uint16_t spd_addr [] = {
166 (0xa<<3)|0, (0xa<<3)|2, 0, 0,
167 (0xa<<3)|1, (0xa<<3)|3, 0, 0,
168#if CONFIG_MAX_PHYSICAL_CPUS > 1
169 (0xa<<3)|4, (0xa<<3)|6, 0, 0,
170 (0xa<<3)|5, (0xa<<3)|7, 0, 0,
171#endif
172 };
173
Stefan Reinauer08670622009-06-30 15:17:49 +0000174 struct sys_info *sysinfo = (CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000175
176 int needs_reset = 0;
177 unsigned bsp_apicid = 0;
178
Patrick Georgi2bd91002010-03-18 16:46:50 +0000179 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000180 /* Nothing special needs to be done to find bus 0 */
181 /* Allow the HT devices to be found */
182
183 enumerate_ht_chain();
184
185 sio_setup();
186
187 /* Setup the mcp55 */
188 mcp55_enable_rom();
189 }
190
Yinghai Luf55b58d2007-02-17 14:28:11 +0000191 if (bist == 0) {
192 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
193 }
194
195 pnp_enter_ext_func_mode(SERIAL_DEV);
196 pnp_write_config(SERIAL_DEV, 0x24, 0x84 | (1 << 6));
Stefan Reinauer08670622009-06-30 15:17:49 +0000197 w83627hf_enable_dev(SERIAL_DEV, CONFIG_TTYS0_BASE);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000198 pnp_exit_ext_func_mode(SERIAL_DEV);
199
200 uart_init();
201 console_init();
202
203 /* Halt if there was a built in self test failure */
204 report_bist_failure(bist);
205
Myles Watson08e0fb82010-03-22 16:33:25 +0000206 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000207
208 setup_mb_resource_map();
209
210 print_debug("bsp_apicid="); print_debug_hex8(bsp_apicid); print_debug("\r\n");
211
Stefan Reinauer08670622009-06-30 15:17:49 +0000212#if CONFIG_MEM_TRAIN_SEQ == 1
Yinghai Luf55b58d2007-02-17 14:28:11 +0000213 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
214#endif
215 setup_coherent_ht_domain(); // routing table and start other core0
216
217 wait_all_core0_started();
218#if CONFIG_LOGICAL_CPUS==1
219 // It is said that we should start core1 after all core0 launched
220 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
221 * So here need to make sure last core0 is started, esp for two way system,
222 * (there may be apic id conflicts in that case)
223 */
224 start_other_cores();
225 wait_all_other_cores_started(bsp_apicid);
226#endif
227
228 /* it will set up chains and store link pair for optimization later */
229 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
230
231#if K8_SET_FIDVID == 1
232
233 {
234 msr_t msr;
235 msr=rdmsr(0xc0010042);
236 print_debug("begin msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\r\n");
237
238 }
239
240 enable_fid_change();
241
242 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
243
244 init_fidvid_bsp(bsp_apicid);
245
246 // show final fid and vid
247 {
248 msr_t msr;
249 msr=rdmsr(0xc0010042);
250 print_debug("end msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\r\n");
251
252 }
253#endif
254
255#if 1
256 needs_reset |= optimize_link_coherent_ht();
257 needs_reset |= optimize_link_incoherent_ht(sysinfo);
258 needs_reset |= mcp55_early_setup_x();
259
260 // fidvid change will issue one LDTSTOP and the HT change will be effective too
261 if (needs_reset) {
262 print_info("ht reset -\r\n");
263 soft_reset();
264 }
265#endif
266 allow_all_aps_stop(bsp_apicid);
267
268 //It's the time to set ctrl in sysinfo now;
269 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
270
271// enable_smbus(); /* enable in sio_setup */
272
273 memreset_setup();
274
275 //do we need apci timer, tsc...., only debug need it for better output
276 /* all ap stopped? */
277// init_timer(); // Need to use TMICT to synconize FID/VID
278
279 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
280
281 post_cache_as_ram(); // bsp swtich stack to ram and copy sysinfo ram now
282
283}
284