blob: e1b048ac5a5714821ca6f86e676eaa89c99cfbb1 [file] [log] [blame]
Morgan Tsai1602dd52007-10-29 21:00:14 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Morgan Tsai1602dd52007-10-29 21:00:14 +00003 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 * Copyright (C) 2007 Silicon Integrated Systems Corp. (SiS)
7 * Written by Morgan Tsai <my_tsai@sis.com> for SiS.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
23
24#define ASSEMBLY 1
Myles Watson1d6d45e2009-11-06 17:02:51 +000025#define __PRE_RAM__
Morgan Tsai1602dd52007-10-29 21:00:14 +000026
27#define RAMINIT_SYSINFO 1
28
29#define K8_ALLOCATE_IO_RANGE 1
Morgan Tsai1602dd52007-10-29 21:00:14 +000030
31#define QRANK_DIMM_SUPPORT 1
32
33#if CONFIG_LOGICAL_CPUS==1
34#define SET_NB_CFG_54 1
35#endif
36
37//used by init_cpus and fidvid
38#define K8_SET_FIDVID 1
39//if we want to wait for core1 done before DQS training, set it to 0
40#define K8_SET_FIDVID_CORE0_ONLY 1
41
Stefan Reinauer08670622009-06-30 15:17:49 +000042#if CONFIG_K8_REV_F_SUPPORT == 1
Morgan Tsai1602dd52007-10-29 21:00:14 +000043#define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
44#endif
45
46#define DBGP_DEFAULT 7
Morgan Tsai218c2652007-11-02 16:09:58 +000047
Morgan Tsai1602dd52007-10-29 21:00:14 +000048#include <stdint.h>
Patrick Georgi12aba822009-04-30 07:07:22 +000049#include <string.h>
Morgan Tsai1602dd52007-10-29 21:00:14 +000050#include <device/pci_def.h>
51#include <device/pci_ids.h>
52#include <arch/io.h>
53#include <device/pnp_def.h>
54#include <arch/romcc_io.h>
55#include <cpu/x86/lapic.h>
56#include "option_table.h"
57#include "pc80/mc146818rtc_early.c"
58
Morgan Tsai1602dd52007-10-29 21:00:14 +000059#include "pc80/serial.c"
60#include "arch/i386/lib/console.c"
61#if CONFIG_USBDEBUG_DIRECT
62#include "southbridge/sis/sis966/sis966_enable_usbdebug_direct.c"
63#include "pc80/usbdebug_direct_serial.c"
64#endif
Stefan Reinauerc13093b2009-09-23 18:51:03 +000065#include "lib/ramtest.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000066
67#include <cpu/amd/model_fxx_rev.h>
68
69#include "southbridge/sis/sis966/sis966_early_smbus.c"
70#include "southbridge/sis/sis966/sis966_enable_rom.c"
71#include "northbridge/amd/amdk8/raminit.h"
72#include "cpu/amd/model_fxx/apic_timer.c"
73#include "lib/delay.c"
74
Morgan Tsai1602dd52007-10-29 21:00:14 +000075#include "cpu/x86/lapic/boot_cpu.c"
76#include "northbridge/amd/amdk8/reset_test.c"
77#include "superio/ite/it8716f/it8716f_early_serial.c"
78#include "superio/ite/it8716f/it8716f_early_init.c"
79
Morgan Tsai1602dd52007-10-29 21:00:14 +000080#include "cpu/x86/bist.h"
81
Morgan Tsai1602dd52007-10-29 21:00:14 +000082#include "northbridge/amd/amdk8/debug.c"
83
84#include "cpu/amd/mtrr/amd_earlymtrr.c"
85
86#include "northbridge/amd/amdk8/setup_resource_map.c"
87
Morgan Tsai218c2652007-11-02 16:09:58 +000088#define SERIAL_DEV PNP_DEV(0x2e, IT8716F_SP1)
Morgan Tsai1602dd52007-10-29 21:00:14 +000089
90#include "southbridge/sis/sis966/sis966_early_ctrl.c"
91
92static void memreset_setup(void)
93{
94}
95
96static void memreset(int controllers, const struct mem_controller *ctrl)
97{
98}
99
100static inline void activate_spd_rom(const struct mem_controller *ctrl)
101{
102 /* nothing to do */
103}
104
105static inline int spd_read_byte(unsigned device, unsigned address)
106{
107 return smbus_read_byte(device, address);
108}
109
110#include "northbridge/amd/amdk8/amdk8_f.h"
111#include "northbridge/amd/amdk8/coherent_ht.c"
112
113#include "northbridge/amd/amdk8/incoherent_ht.c"
114
115#include "northbridge/amd/amdk8/raminit_f.c"
116
Stefan Reinauerc13093b2009-09-23 18:51:03 +0000117#include "lib/generic_sdram.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +0000118
Morgan Tsai218c2652007-11-02 16:09:58 +0000119#include "resourcemap.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +0000120
121#include "cpu/amd/dualcore/dualcore.c"
122
123#define SIS966_NUM 1
124#define SIS966_USE_NIC 1
125#define SIS966_USE_AZA 1
126
127#define SIS966_PCI_E_X_0 0
128
129#define SIS966_MB_SETUP \
130 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x44,/* GPIO38 PCI_REQ3 */ \
131 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x44,/* GPIO39 PCI_GNT3 */ \
132 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x44,/* GPIO40 PCI_GNT2 */ \
133 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x44,/* GPIO41 PCI_REQ2 */ \
134 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
135 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
136
137#include "southbridge/sis/sis966/sis966_early_setup_ss.h"
138#include "southbridge/sis/sis966/sis966_early_setup_car.c"
139
140#include "cpu/amd/car/copy_and_run.c"
141
142#include "cpu/amd/car/post_cache_as_ram.c"
143
144#include "cpu/amd/model_fxx/init_cpus.c"
145
146#include "cpu/amd/model_fxx/fidvid.c"
147
Morgan Tsai1602dd52007-10-29 21:00:14 +0000148#include "northbridge/amd/amdk8/early_ht.c"
149
150
151static void sio_setup(void)
152{
153
154 unsigned value;
155 uint32_t dword;
156 uint8_t byte;
157
158 byte = pci_read_config8(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0x7b);
Morgan Tsai218c2652007-11-02 16:09:58 +0000159 byte |= 0x20;
Morgan Tsai1602dd52007-10-29 21:00:14 +0000160 pci_write_config8(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0x7b, byte);
Morgan Tsai218c2652007-11-02 16:09:58 +0000161
Morgan Tsai1602dd52007-10-29 21:00:14 +0000162 dword = pci_read_config32(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0xa0);
163 dword |= (1<<0);
164 pci_write_config32(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0xa0, dword);
Morgan Tsai218c2652007-11-02 16:09:58 +0000165
Morgan Tsai1602dd52007-10-29 21:00:14 +0000166 dword = pci_read_config32(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0xa4);
167 dword |= (1<<16);
168 pci_write_config32(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0xa4, dword);
169}
170
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000171void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Morgan Tsai1602dd52007-10-29 21:00:14 +0000172{
173 static const uint16_t spd_addr [] = {
174 (0xa<<3)|0, (0xa<<3)|2, 0, 0,
175 (0xa<<3)|1, (0xa<<3)|3, 0, 0,
176#if CONFIG_MAX_PHYSICAL_CPUS > 1
177 (0xa<<3)|4, (0xa<<3)|6, 0, 0,
178 (0xa<<3)|5, (0xa<<3)|7, 0, 0,
179#endif
180 };
181
Stefan Reinauer08670622009-06-30 15:17:49 +0000182 struct sys_info *sysinfo = (CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000183
184 int needs_reset = 0;
185 unsigned bsp_apicid = 0;
186
Patrick Georgi2bd91002010-03-18 16:46:50 +0000187 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000188 /* Nothing special needs to be done to find bus 0 */
189 /* Allow the HT devices to be found */
190
191 enumerate_ht_chain();
192
193 sio_setup();
194
195 /* Setup the sis966 */
196 sis966_enable_rom();
197 }
198
Morgan Tsai1602dd52007-10-29 21:00:14 +0000199 if (bist == 0) {
200 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
201 }
202
203 pnp_enter_ext_func_mode(SERIAL_DEV);
204 pnp_write_config(SERIAL_DEV, 0x23, 0);
Stefan Reinauer08670622009-06-30 15:17:49 +0000205 it8716f_enable_dev(SERIAL_DEV, CONFIG_TTYS0_BASE);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000206 pnp_exit_ext_func_mode(SERIAL_DEV);
207
208 setup_mb_resource_map();
209
210 uart_init();
Morgan Tsai218c2652007-11-02 16:09:58 +0000211
Morgan Tsai1602dd52007-10-29 21:00:14 +0000212 /* Halt if there was a built in self test failure */
213 report_bist_failure(bist);
214
215
216#if CONFIG_USBDEBUG_DIRECT
217 sis966_enable_usbdebug_direct(DBGP_DEFAULT);
218 early_usbdebug_direct_init();
219#endif
220 console_init();
Myles Watson08e0fb82010-03-22 16:33:25 +0000221 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000222
223 print_debug("bsp_apicid="); print_debug_hex8(bsp_apicid); print_debug("\r\n");
224
Stefan Reinauer08670622009-06-30 15:17:49 +0000225#if CONFIG_MEM_TRAIN_SEQ == 1
Morgan Tsai1602dd52007-10-29 21:00:14 +0000226 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
227#endif
228 setup_coherent_ht_domain(); // routing table and start other core0
229
230 wait_all_core0_started();
231#if CONFIG_LOGICAL_CPUS==1
232 // It is said that we should start core1 after all core0 launched
233 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
234 * So here need to make sure last core0 is started, esp for two way system,
235 * (there may be apic id conflicts in that case)
236 */
237 start_other_cores();
238 wait_all_other_cores_started(bsp_apicid);
239#endif
240
241 /* it will set up chains and store link pair for optimization later */
242 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
243
244#if K8_SET_FIDVID == 1
245
246 {
247 msr_t msr;
248 msr=rdmsr(0xc0010042);
249 print_debug("begin msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\r\n");
250
251 }
252
253 enable_fid_change();
254
255 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
256
257 init_fidvid_bsp(bsp_apicid);
258
259 // show final fid and vid
260 {
261 msr_t msr;
262 msr=rdmsr(0xc0010042);
263 print_debug("end msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\r\n");
264
265 }
266#endif
267
268 needs_reset |= optimize_link_coherent_ht();
269 needs_reset |= optimize_link_incoherent_ht(sysinfo);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000270
271 // fidvid change will issue one LDTSTOP and the HT change will be effective too
272 if (needs_reset) {
273 print_info("ht reset -\r\n");
274 soft_reset();
275 }
276 allow_all_aps_stop(bsp_apicid);
277
278 //It's the time to set ctrl in sysinfo now;
279 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
280
281 sis_init_stage1();
Morgan Tsai218c2652007-11-02 16:09:58 +0000282 enable_smbus();
283
Morgan Tsai1602dd52007-10-29 21:00:14 +0000284 memreset_setup();
285
286 //do we need apci timer, tsc...., only debug need it for better output
287 /* all ap stopped? */
288// init_timer(); // Need to use TMICT to synconize FID/VID
289
290 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
291
292 sis_init_stage2();
293 post_cache_as_ram(); // bsp swtich stack to ram and copy sysinfo ram now
294
295}
296