blob: 42ff9adbd366bdf7b6f20e01060a7cbe7a4eed83 [file] [log] [blame]
Stefan Reinauer9fe20cb2012-12-07 17:18:43 -08001/*
2 * Clock setup for SMDK5250 board based on EXYNOS5
3 *
4 * Copyright (C) 2012 Samsung Electronics
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
Stefan Reinauer9fe20cb2012-12-07 17:18:43 -080025#include <delay.h>
26#include <stdlib.h>
27#include <types.h>
Stefan Reinauer9fe20cb2012-12-07 17:18:43 -080028
29#include <console/console.h>
30
David Hendricks0d4f97e2013-02-03 18:09:58 -080031/* FIXME: remove unneeded #includes */
Stefan Reinauer9fe20cb2012-12-07 17:18:43 -080032#include <cpu/samsung/exynos5250/clk.h>
David Hendricks0d4f97e2013-02-03 18:09:58 -080033#include <cpu/samsung/exynos5250/clock_init.h>
Stefan Reinauer9fe20cb2012-12-07 17:18:43 -080034#include <cpu/samsung/exynos5250/cpu.h>
35#include <cpu/samsung/exynos5250/dmc.h>
36#include <cpu/samsung/exynos5250/s5p-dp.h>
Stefan Reinauer9fe20cb2012-12-07 17:18:43 -080037
Stefan Reinauer9fe20cb2012-12-07 17:18:43 -080038#include "setup.h"
39
David Hendricks0d4f97e2013-02-03 18:09:58 -080040void system_clock_init(struct mem_timings *mem,
41 struct arm_clk_ratios *arm_clk_ratio)
Stefan Reinauer9fe20cb2012-12-07 17:18:43 -080042{
43 struct exynos5_clock *clk = (struct exynos5_clock *)EXYNOS5_CLOCK_BASE;
44 struct exynos5_mct_regs *mct_regs =
45 (struct exynos5_mct_regs *)EXYNOS5_MULTI_CORE_TIMER_BASE;
Stefan Reinauer9fe20cb2012-12-07 17:18:43 -080046 u32 val, tmp;
47
48 /* Turn on the MCT as early as possible. */
49 mct_regs->g_tcon |= (1 << 8);
50
Stefan Reinauer9fe20cb2012-12-07 17:18:43 -080051 clrbits_le32(&clk->src_cpu, MUX_APLL_SEL_MASK);
52 do {
53 val = readl(&clk->mux_stat_cpu);
54 } while ((val | MUX_APLL_SEL_MASK) != val);
55
56 clrbits_le32(&clk->src_core1, MUX_MPLL_SEL_MASK);
57 do {
58 val = readl(&clk->mux_stat_core1);
59 } while ((val | MUX_MPLL_SEL_MASK) != val);
60
61 clrbits_le32(&clk->src_top2, MUX_CPLL_SEL_MASK);
62 clrbits_le32(&clk->src_top2, MUX_EPLL_SEL_MASK);
63 clrbits_le32(&clk->src_top2, MUX_VPLL_SEL_MASK);
64 clrbits_le32(&clk->src_top2, MUX_GPLL_SEL_MASK);
65 tmp = MUX_CPLL_SEL_MASK | MUX_EPLL_SEL_MASK | MUX_VPLL_SEL_MASK
66 | MUX_GPLL_SEL_MASK;
67 do {
68 val = readl(&clk->mux_stat_top2);
69 } while ((val | tmp) != val);
70
71 clrbits_le32(&clk->src_cdrex, MUX_BPLL_SEL_MASK);
72 do {
73 val = readl(&clk->mux_stat_cdrex);
74 } while ((val | MUX_BPLL_SEL_MASK) != val);
75
76 /* PLL locktime */
77 writel(APLL_LOCK_VAL, &clk->apll_lock);
78
79 writel(MPLL_LOCK_VAL, &clk->mpll_lock);
80
81 writel(BPLL_LOCK_VAL, &clk->bpll_lock);
82
83 writel(CPLL_LOCK_VAL, &clk->cpll_lock);
84
85 writel(GPLL_LOCK_VAL, &clk->gpll_lock);
86
87 writel(EPLL_LOCK_VAL, &clk->epll_lock);
88
89 writel(VPLL_LOCK_VAL, &clk->vpll_lock);
90
91 writel(CLK_REG_DISABLE, &clk->pll_div2_sel);
92
93 writel(MUX_HPM_SEL_MASK, &clk->src_cpu);
94 do {
95 val = readl(&clk->mux_stat_cpu);
96 } while ((val | HPM_SEL_SCLK_MPLL) != val);
97
98 val = arm_clk_ratio->arm2_ratio << 28
99 | arm_clk_ratio->apll_ratio << 24
100 | arm_clk_ratio->pclk_dbg_ratio << 20
101 | arm_clk_ratio->atb_ratio << 16
102 | arm_clk_ratio->periph_ratio << 12
103 | arm_clk_ratio->acp_ratio << 8
104 | arm_clk_ratio->cpud_ratio << 4
105 | arm_clk_ratio->arm_ratio;
106 writel(val, &clk->div_cpu0);
107 do {
108 val = readl(&clk->div_stat_cpu0);
109 } while (0 != val);
110
111 writel(CLK_DIV_CPU1_VAL, &clk->div_cpu1);
112 do {
113 val = readl(&clk->div_stat_cpu1);
114 } while (0 != val);
115
116 /* Set APLL */
117 writel(APLL_CON1_VAL, &clk->apll_con1);
118 val = set_pll(arm_clk_ratio->apll_mdiv, arm_clk_ratio->apll_pdiv,
119 arm_clk_ratio->apll_sdiv);
120 writel(val, &clk->apll_con0);
121 while ((readl(&clk->apll_con0) & APLL_CON0_LOCKED) == 0)
122 ;
123
124 /* Set MPLL */
125 writel(MPLL_CON1_VAL, &clk->mpll_con1);
126 val = set_pll(mem->mpll_mdiv, mem->mpll_pdiv, mem->mpll_sdiv);
127 writel(val, &clk->mpll_con0);
128 while ((readl(&clk->mpll_con0) & MPLL_CON0_LOCKED) == 0)
129 ;
130
131 /*
132 * Configure MUX_MPLL_FOUT to choose the direct clock source
133 * path and avoid the fixed DIV/2 block to save power
134 */
135 setbits_le32(&clk->pll_div2_sel, MUX_MPLL_FOUT_SEL);
136
137 /* Set BPLL */
138 if (mem->use_bpll) {
139 writel(BPLL_CON1_VAL, &clk->bpll_con1);
140 val = set_pll(mem->bpll_mdiv, mem->bpll_pdiv, mem->bpll_sdiv);
141 writel(val, &clk->bpll_con0);
142 while ((readl(&clk->bpll_con0) & BPLL_CON0_LOCKED) == 0)
143 ;
144
145 setbits_le32(&clk->pll_div2_sel, MUX_BPLL_FOUT_SEL);
146 }
147
148 /* Set CPLL */
149 writel(CPLL_CON1_VAL, &clk->cpll_con1);
150 val = set_pll(mem->cpll_mdiv, mem->cpll_pdiv, mem->cpll_sdiv);
151 writel(val, &clk->cpll_con0);
152 while ((readl(&clk->cpll_con0) & CPLL_CON0_LOCKED) == 0)
153 ;
154
155 /* Set GPLL */
156 writel(GPLL_CON1_VAL, &clk->gpll_con1);
157 val = set_pll(mem->gpll_mdiv, mem->gpll_pdiv, mem->gpll_sdiv);
158 writel(val, &clk->gpll_con0);
159 while ((readl(&clk->gpll_con0) & GPLL_CON0_LOCKED) == 0)
160 ;
161
162 /* Set EPLL */
163 writel(EPLL_CON2_VAL, &clk->epll_con2);
164 writel(EPLL_CON1_VAL, &clk->epll_con1);
165 val = set_pll(mem->epll_mdiv, mem->epll_pdiv, mem->epll_sdiv);
166 writel(val, &clk->epll_con0);
167 while ((readl(&clk->epll_con0) & EPLL_CON0_LOCKED) == 0)
168 ;
169
170 /* Set VPLL */
171 writel(VPLL_CON2_VAL, &clk->vpll_con2);
172 writel(VPLL_CON1_VAL, &clk->vpll_con1);
173 val = set_pll(mem->vpll_mdiv, mem->vpll_pdiv, mem->vpll_sdiv);
174 writel(val, &clk->vpll_con0);
175 while ((readl(&clk->vpll_con0) & VPLL_CON0_LOCKED) == 0)
176 ;
177
178 writel(CLK_SRC_CORE0_VAL, &clk->src_core0);
179 writel(CLK_DIV_CORE0_VAL, &clk->div_core0);
180 while (readl(&clk->div_stat_core0) != 0)
181 ;
182
183 writel(CLK_DIV_CORE1_VAL, &clk->div_core1);
184 while (readl(&clk->div_stat_core1) != 0)
185 ;
186
187 writel(CLK_DIV_SYSRGT_VAL, &clk->div_sysrgt);
188 while (readl(&clk->div_stat_sysrgt) != 0)
189 ;
190
191 writel(CLK_DIV_ACP_VAL, &clk->div_acp);
192 while (readl(&clk->div_stat_acp) != 0)
193 ;
194
195 writel(CLK_DIV_SYSLFT_VAL, &clk->div_syslft);
196 while (readl(&clk->div_stat_syslft) != 0)
197 ;
198
199 writel(CLK_SRC_TOP0_VAL, &clk->src_top0);
200 writel(CLK_SRC_TOP1_VAL, &clk->src_top1);
201 writel(TOP2_VAL, &clk->src_top2);
202 writel(CLK_SRC_TOP3_VAL, &clk->src_top3);
203
204 writel(CLK_DIV_TOP0_VAL, &clk->div_top0);
205 while (readl(&clk->div_stat_top0))
206 ;
207
208 writel(CLK_DIV_TOP1_VAL, &clk->div_top1);
209 while (readl(&clk->div_stat_top1))
210 ;
211
212 writel(CLK_SRC_LEX_VAL, &clk->src_lex);
213 while (1) {
214 val = readl(&clk->mux_stat_lex);
215 if (val == (val | 1))
216 break;
217 }
218
219 writel(CLK_DIV_LEX_VAL, &clk->div_lex);
220 while (readl(&clk->div_stat_lex))
221 ;
222
223 writel(CLK_DIV_R0X_VAL, &clk->div_r0x);
224 while (readl(&clk->div_stat_r0x))
225 ;
226
227 writel(CLK_DIV_R0X_VAL, &clk->div_r0x);
228 while (readl(&clk->div_stat_r0x))
229 ;
230
231 writel(CLK_DIV_R1X_VAL, &clk->div_r1x);
232 while (readl(&clk->div_stat_r1x))
233 ;
234
235 if (mem->use_bpll) {
236 writel(MUX_BPLL_SEL_MASK | MUX_MCLK_CDREX_SEL |
237 MUX_MCLK_DPHY_SEL, &clk->src_cdrex);
238 } else {
239 writel(CLK_REG_DISABLE, &clk->src_cdrex);
240 }
241
242 writel(CLK_DIV_CDREX_VAL, &clk->div_cdrex);
243 while (readl(&clk->div_stat_cdrex))
244 ;
245
246 val = readl(&clk->src_cpu);
247 val |= CLK_SRC_CPU_VAL;
248 writel(val, &clk->src_cpu);
249
250 val = readl(&clk->src_top2);
251 val |= CLK_SRC_TOP2_VAL;
252 writel(val, &clk->src_top2);
253
254 val = readl(&clk->src_core1);
255 val |= CLK_SRC_CORE1_VAL;
256 writel(val, &clk->src_core1);
257
258 writel(CLK_SRC_FSYS0_VAL, &clk->src_fsys);
259 writel(CLK_DIV_FSYS0_VAL, &clk->div_fsys0);
260 while (readl(&clk->div_stat_fsys0))
261 ;
262
263 writel(CLK_REG_DISABLE, &clk->clkout_cmu_cpu);
264 writel(CLK_REG_DISABLE, &clk->clkout_cmu_core);
265 writel(CLK_REG_DISABLE, &clk->clkout_cmu_acp);
266 writel(CLK_REG_DISABLE, &clk->clkout_cmu_top);
267 writel(CLK_REG_DISABLE, &clk->clkout_cmu_lex);
268 writel(CLK_REG_DISABLE, &clk->clkout_cmu_r0x);
269 writel(CLK_REG_DISABLE, &clk->clkout_cmu_r1x);
270 writel(CLK_REG_DISABLE, &clk->clkout_cmu_cdrex);
271
272 writel(CLK_SRC_PERIC0_VAL, &clk->src_peric0);
273 writel(CLK_DIV_PERIC0_VAL, &clk->div_peric0);
274
275 writel(CLK_SRC_PERIC1_VAL, &clk->src_peric1);
276 writel(CLK_DIV_PERIC1_VAL, &clk->div_peric1);
277 writel(CLK_DIV_PERIC2_VAL, &clk->div_peric2);
278 writel(SCLK_SRC_ISP_VAL, &clk->sclk_src_isp);
279 writel(SCLK_DIV_ISP_VAL, &clk->sclk_div_isp);
280 writel(CLK_DIV_ISP0_VAL, &clk->div_isp0);
281 writel(CLK_DIV_ISP1_VAL, &clk->div_isp1);
282 writel(CLK_DIV_ISP2_VAL, &clk->div_isp2);
283
284 /* FIMD1 SRC CLK SELECTION */
285 writel(CLK_SRC_DISP1_0_VAL, &clk->src_disp1_0);
286
287 val = MMC2_PRE_RATIO_VAL << MMC2_PRE_RATIO_OFFSET
288 | MMC2_RATIO_VAL << MMC2_RATIO_OFFSET
289 | MMC3_PRE_RATIO_VAL << MMC3_PRE_RATIO_OFFSET
290 | MMC3_RATIO_VAL << MMC3_RATIO_OFFSET;
291 writel(val, &clk->div_fsys2);
292}
293
294void clock_gate(void)
295{
296 struct exynos5_clock *clk = (struct exynos5_clock *)EXYNOS5_CLOCK_BASE;
297
298 /* CLK_GATE_IP_SYSRGT */
299 clrbits_le32(&clk->gate_ip_sysrgt, CLK_C2C_MASK);
300
301 /* CLK_GATE_IP_ACP */
302 clrbits_le32(&clk->gate_ip_acp, CLK_SMMUG2D_MASK |
303 CLK_SMMUSSS_MASK |
304 CLK_SMMUMDMA_MASK |
305 CLK_ID_REMAPPER_MASK |
306 CLK_G2D_MASK |
307 CLK_SSS_MASK |
308 CLK_MDMA_MASK |
309 CLK_SECJTAG_MASK);
310
311 /* CLK_GATE_BUS_SYSLFT */
312 clrbits_le32(&clk->gate_bus_syslft, CLK_EFCLK_MASK);
313
314 /* CLK_GATE_IP_ISP0 */
315 clrbits_le32(&clk->gate_ip_isp0, CLK_UART_ISP_MASK |
316 CLK_WDT_ISP_MASK |
317 CLK_PWM_ISP_MASK |
318 CLK_MTCADC_ISP_MASK |
319 CLK_I2C1_ISP_MASK |
320 CLK_I2C0_ISP_MASK |
321 CLK_MPWM_ISP_MASK |
322 CLK_MCUCTL_ISP_MASK |
323 CLK_INT_COMB_ISP_MASK |
324 CLK_SMMU_MCUISP_MASK |
325 CLK_SMMU_SCALERP_MASK |
326 CLK_SMMU_SCALERC_MASK |
327 CLK_SMMU_FD_MASK |
328 CLK_SMMU_DRC_MASK |
329 CLK_SMMU_ISP_MASK |
330 CLK_GICISP_MASK |
331 CLK_ARM9S_MASK |
332 CLK_MCUISP_MASK |
333 CLK_SCALERP_MASK |
334 CLK_SCALERC_MASK |
335 CLK_FD_MASK |
336 CLK_DRC_MASK |
337 CLK_ISP_MASK);
338
339 /* CLK_GATE_IP_ISP1 */
340 clrbits_le32(&clk->gate_ip_isp1, CLK_SPI1_ISP_MASK |
341 CLK_SPI0_ISP_MASK |
342 CLK_SMMU3DNR_MASK |
343 CLK_SMMUDIS1_MASK |
344 CLK_SMMUDIS0_MASK |
345 CLK_SMMUODC_MASK |
346 CLK_3DNR_MASK |
347 CLK_DIS_MASK |
348 CLK_ODC_MASK);
349
350 /* CLK_GATE_SCLK_ISP */
351 clrbits_le32(&clk->gate_sclk_isp, SCLK_MPWM_ISP_MASK);
352
353 /* CLK_GATE_IP_GSCL */
354 clrbits_le32(&clk->gate_ip_gscl, CLK_SMMUFIMC_LITE2_MASK |
355 CLK_SMMUFIMC_LITE1_MASK |
356 CLK_SMMUFIMC_LITE0_MASK |
357 CLK_SMMUGSCL3_MASK |
358 CLK_SMMUGSCL2_MASK |
359 CLK_SMMUGSCL1_MASK |
360 CLK_SMMUGSCL0_MASK |
361 CLK_GSCL_WRAP_B_MASK |
362 CLK_GSCL_WRAP_A_MASK |
363 CLK_CAMIF_TOP_MASK |
364 CLK_GSCL3_MASK |
365 CLK_GSCL2_MASK |
366 CLK_GSCL1_MASK |
367 CLK_GSCL0_MASK);
368
369 /* CLK_GATE_IP_DISP1 */
370 clrbits_le32(&clk->gate_ip_disp1, CLK_SMMUTVX_MASK |
371 CLK_ASYNCTVX_MASK |
372 CLK_HDMI_MASK |
373 CLK_MIXER_MASK |
374 CLK_DSIM1_MASK);
375
376 /* CLK_GATE_IP_MFC */
377 clrbits_le32(&clk->gate_ip_mfc, CLK_SMMUMFCR_MASK |
378 CLK_SMMUMFCL_MASK |
379 CLK_MFC_MASK);
380
381 /* CLK_GATE_IP_GEN */
382 clrbits_le32(&clk->gate_ip_gen, CLK_SMMUMDMA1_MASK |
383 CLK_SMMUJPEG_MASK |
384 CLK_SMMUROTATOR_MASK |
385 CLK_MDMA1_MASK |
386 CLK_JPEG_MASK |
387 CLK_ROTATOR_MASK);
388
389 /* CLK_GATE_IP_FSYS */
390 clrbits_le32(&clk->gate_ip_fsys, CLK_WDT_IOP_MASK |
391 CLK_SMMUMCU_IOP_MASK |
392 CLK_SATA_PHY_I2C_MASK |
393 CLK_SATA_PHY_CTRL_MASK |
394 CLK_MCUCTL_MASK |
395 CLK_NFCON_MASK |
396 CLK_SMMURTIC_MASK |
397 CLK_RTIC_MASK |
398 CLK_MIPI_HSI_MASK |
399 CLK_USBOTG_MASK |
400 CLK_SATA_MASK |
401 CLK_PDMA1_MASK |
402 CLK_PDMA0_MASK |
403 CLK_MCU_IOP_MASK);
404
405 /* CLK_GATE_IP_PERIC */
406 clrbits_le32(&clk->gate_ip_peric, CLK_HS_I2C3_MASK |
407 CLK_HS_I2C2_MASK |
408 CLK_HS_I2C1_MASK |
409 CLK_HS_I2C0_MASK |
410 CLK_AC97_MASK |
411 CLK_SPDIF_MASK |
412 CLK_PCM2_MASK |
413 CLK_PCM1_MASK |
414 CLK_I2S2_MASK |
415 CLK_SPI2_MASK |
416 CLK_SPI0_MASK);
417
David Hendricksaee444f2013-04-22 16:03:11 -0700418 /*
419 * CLK_GATE_IP_PERIS
420 * Note: Keep CHIPID_APBIF ungated to ensure reading the product ID
421 * register (PRO_ID) works correctly when the OS kernel determines
422 * which chip it is running on.
423 */
Stefan Reinauer9fe20cb2012-12-07 17:18:43 -0800424 clrbits_le32(&clk->gate_ip_peris, CLK_RTC_MASK |
425 CLK_TZPC9_MASK |
426 CLK_TZPC8_MASK |
427 CLK_TZPC7_MASK |
428 CLK_TZPC6_MASK |
429 CLK_TZPC5_MASK |
430 CLK_TZPC4_MASK |
431 CLK_TZPC3_MASK |
432 CLK_TZPC2_MASK |
433 CLK_TZPC1_MASK |
David Hendricksaee444f2013-04-22 16:03:11 -0700434 CLK_TZPC0_MASK);
Stefan Reinauer9fe20cb2012-12-07 17:18:43 -0800435
436 /* CLK_GATE_BLOCK */
437 clrbits_le32(&clk->gate_block, CLK_ACP_MASK);
438
439 /* CLK_GATE_IP_CDREX */
440 clrbits_le32(&clk->gate_ip_cdrex, CLK_DPHY0_MASK |
441 CLK_DPHY1_MASK |
442 CLK_TZASC_DRBXR_MASK);
443
444}
445
446void clock_init_dp_clock(void)
447{
448 struct exynos5_clock *clk = (struct exynos5_clock *)EXYNOS5_CLOCK_BASE;
449
450 /* DP clock enable */
451 setbits_le32(&clk->gate_ip_disp1, CLK_GATE_DP1_ALLOW);
452
453 /* We run DP at 267 Mhz */
454 setbits_le32(&clk->div_disp1_0, CLK_DIV_DISP1_0_FIMD1);
455}
456