blob: bfadeef0f62f3af68780d3d961196d8fe4221f2c [file] [log] [blame]
Knut Kujat081c8972010-02-03 16:04:40 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
22#include <console/console.h>
23#include <device/pci.h>
24#include <device/pci_ids.h>
25#include <string.h>
26#include <stdint.h>
27#if CONFIG_LOGICAL_CPUS==1
28#include <cpu/amd/quadcore.h>
29#endif
30
31#include <cpu/amd/amdfam10_sysconf.h>
32
33#include <stdlib.h>
34#include "mb_sysconf.h"
35
36// Global variables for MB layouts and these will be shared by irqtable mptable and acpi_tables
37struct mb_sysconf_t mb_sysconf;
38
39/* Here you only need to set value in pci1234 for HT-IO that could be
40installed or not You may need to preset pci1234 for HTIO board, please
41refer to src/northbridge/amd/amdfam10/get_pci1234.c for detail */
42static u32 pci1234x[] = {
43 0x0000ffc, 0x0000ffc, 0x0000ffc, 0x0000ffc, 0x0000ffc, 0x0000ffc,
44 0x0000ffc, 0x0000ffc, 0x0000ffc, 0x0000ffc, 0x0000ffc, 0x0000ffc,
45 0x0000ffc, 0x0000ffc, 0x0000ffc, 0x0000ffc, 0x0000ffc, 0x0000ffc,
46 0x0000ffc, 0x0000ffc, 0x0000ffc, 0x0000ffc, 0x0000ffc, 0x0000ffc,
47 0x0000ffc, 0x0000ffc, 0x0000ffc, 0x0000ffc, 0x0000ffc, 0x0000ffc,
48 0x0000ffc, 0x0000ffc,
49 };
50
51
52/* HT Chain device num, actually it is unit id base of every ht device
53in chain, assume every chain only have 4 ht device at most */
54
55static unsigned hcdnx[] = {
56 0x20202020, 0x20202020, 0x20202020, 0x20202020, 0x20202020,
57 0x20202020, 0x20202020, 0x20202020, 0x20202020, 0x20202020,
58 0x20202020, 0x20202020, 0x20202020, 0x20202020, 0x20202020,
59 0x20202020, 0x20202020, 0x20202020, 0x20202020, 0x20202020,
60 0x20202020, 0x20202020, 0x20202020, 0x20202020, 0x20202020,
61 0x20202020, 0x20202020, 0x20202020, 0x20202020, 0x20202020,
62 0x20202020, 0x20202020,
63};
64
65unsigned sbdn3;
66
67
68extern void get_pci1234(void);
69
70static unsigned get_bus_conf_done = 0;
71
72void get_bus_conf(void)
73{
74
75 unsigned apicid_base;
76 struct mb_sysconf_t *m;
77
78 device_t dev;
79 int i, j;
80
81 if(get_bus_conf_done==1) return; //do it only once
82
83 get_bus_conf_done = 1;
84
85 sysconf.mb = &mb_sysconf;
86
87 m = sysconf.mb;
88 memset(m, 0, sizeof(struct mb_sysconf_t));
89
90 sysconf.hc_possible_num = ARRAY_SIZE(pci1234x);
91 for(i=0;i<sysconf.hc_possible_num; i++) {
92 sysconf.pci1234[i] = pci1234x[i];
93 sysconf.hcdn[i] = hcdnx[i];
94 }
95
96 get_pci1234();
97
98 m->bus_type[0] = 1; //pci
99 sysconf.sbdn = (sysconf.hcdn[0] & 0xff); // first byte of first chain
100 m->bus_mcp55[0] = (sysconf.pci1234[0] >> 12) & 0xff;
101
102
103 m->bus_8132_0 = (sysconf.pci1234[1] >> 12) & 0xff;
104 sbdn3 =(sysconf.hcdn[1] & 0xff); // first byte of second chain
105
106 /* MCP55 */
107 dev = dev_find_slot(m->bus_mcp55[0], PCI_DEVFN(sysconf.sbdn + 0x06,0));
108
109 if (dev) {
110 m->bus_mcp55[1] = pci_read_config8(dev, PCI_SECONDARY_BUS);
111 }
112 else {
113 printk_debug("ERROR - could not find PCI 1:%02x.0, using defaults\n", sysconf.sbdn + 0x06);
114 }
115
116 for(i=2; i<8;i++) {
117 dev = dev_find_slot(m->bus_mcp55[0], PCI_DEVFN(sysconf.sbdn + 0x0a + i - 2 , 0));
118 if (dev) {
119 m->bus_mcp55[i] = pci_read_config8(dev, PCI_SECONDARY_BUS);
120 }
121 else {
122 printk_debug("ERROR - could not find PCI %02x:%02x.0, using defaults\n", m->bus_mcp55[0], sysconf.sbdn + 0x0a + i - 2 );
123 }
124 }
125
126/*8132_1*/
127
128 dev = dev_find_slot(m->bus_8132_0, PCI_DEVFN(sbdn3,0));
129 m->bus_8132_1 = pci_read_config8(dev, PCI_SECONDARY_BUS);
130 m->bus_8132_2 = pci_read_config8(dev, PCI_SUBORDINATE_BUS);
131 m->bus_8132_2++;
132/*8132_2*/
133
134 dev = dev_find_slot(m->bus_8132_0, PCI_DEVFN(sbdn3+1,0));
135 m->bus_8132_2 = pci_read_config8(dev, PCI_SECONDARY_BUS);
136 m->bus_isa = pci_read_config8(dev, PCI_SUBORDINATE_BUS);
137 m->bus_isa++;
138
139 for(i=0; i< sysconf.hc_possible_num; i++) {
140 if(!(sysconf.pci1234[i] & 0x1) ) continue;
141
142 unsigned busn = (sysconf.pci1234[i] >> 12) & 0xff;
143 unsigned busn_max = (sysconf.pci1234[i] >> 20) & 0xff;
144 for (j = busn; j <= busn_max; j++)
145 m->bus_type[j] = 1;
146 if(m->bus_isa <= busn_max)
147 m->bus_isa = busn_max + 1;
148 printk_debug("i=%d bus range: [%x, %x] bus_isa=%x\n",i, busn, busn_max, m->bus_isa);
149 }
150
151/*I/O APICs: APIC ID Version State Address*/
152#if CONFIG_LOGICAL_CPUS==1
153 apicid_base = get_apicid_base(3);
154#else
155 apicid_base = CONFIG_MAX_PHYSICAL_CPUS;
156#endif
157 m->apicid_mcp55 = apicid_base+0;
158 m->apicid_8132_1 = apicid_base+1;
159 m->apicid_8132_2 = apicid_base+2;
160}