blob: ebfe2a8e08cb6a90fd64cd84d32e54969bed3750 [file] [log] [blame]
Yinghai Luf55b58d2007-02-17 14:28:11 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Yinghai Luf55b58d2007-02-17 14:28:11 +00003 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010019 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Yinghai Luf55b58d2007-02-17 14:28:11 +000020 */
21
Yinghai Luf55b58d2007-02-17 14:28:11 +000022#include <stdint.h>
Patrick Georgi12aba822009-04-30 07:07:22 +000023#include <string.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000024#include <device/pci_def.h>
25#include <device/pci_ids.h>
26#include <arch/io.h>
27#include <device/pnp_def.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000028#include <cpu/x86/lapic.h>
Edwin Beasanteb50c7d2010-07-06 21:05:04 +000029#include <pc80/mc146818rtc.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000030#include <console/console.h>
Uwe Hermann6dc92f02010-11-21 11:36:03 +000031#include <spd.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000032#include <cpu/amd/model_fxx_rev.h>
stepan836ae292010-12-08 05:42:47 +000033#include "southbridge/nvidia/mcp55/early_smbus.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110034#include <northbridge/amd/amdk8/raminit.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000035#include "lib/delay.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110036#include <cpu/x86/lapic.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000037#include "northbridge/amd/amdk8/reset_test.c"
Edward O'Callaghanf2920022014-04-27 00:41:50 +100038#include <superio/ite/common/ite.h>
Edward O'Callaghan5c41ee62014-04-23 01:43:38 +100039#include <superio/ite/it8716f/it8716f.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110040#include <cpu/x86/bist.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000041#include "northbridge/amd/amdk8/debug.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000042#include "northbridge/amd/amdk8/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000043#include "southbridge/nvidia/mcp55/early_ctrl.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000044
45#define SERIAL_DEV PNP_DEV(0x2e, IT8716F_SP1)
Edward O'Callaghan5c41ee62014-04-23 01:43:38 +100046#define CLKIN_DEV PNP_DEV(0x2e, IT8716F_GPIO)
Yinghai Luf55b58d2007-02-17 14:28:11 +000047
Uwe Hermann7b997052010-11-21 22:47:22 +000048static void memreset(int controllers, const struct mem_controller *ctrl) { }
49static void activate_spd_rom(const struct mem_controller *ctrl) { }
Yinghai Luf55b58d2007-02-17 14:28:11 +000050
51static inline int spd_read_byte(unsigned device, unsigned address)
52{
53 return smbus_read_byte(device, address);
54}
55
Yinghai Luf55b58d2007-02-17 14:28:11 +000056#define MCP55_MB_SETUP \
Torsten Duwee7537f12007-10-31 00:49:38 +000057 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x68,/* GPIO38 PCI_REQ3 */ \
58 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x68,/* GPIO39 PCI_GNT3 */ \
59 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x68,/* GPIO40 PCI_GNT2 */ \
60 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x68,/* GPIO41 PCI_REQ2 */ \
Yinghai Luf55b58d2007-02-17 14:28:11 +000061 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
62 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
63
Edward O'Callaghan77757c22015-01-04 21:33:39 +110064#include <southbridge/nvidia/mcp55/early_setup_ss.h>
stepan836ae292010-12-08 05:42:47 +000065#include "southbridge/nvidia/mcp55/early_setup_car.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110066#include <northbridge/amd/amdk8/f.h>
Stefan Reinauerd55e26f2010-04-25 13:54:30 +000067#include "northbridge/amd/amdk8/incoherent_ht.c"
68#include "northbridge/amd/amdk8/coherent_ht.c"
69#include "northbridge/amd/amdk8/raminit_f.c"
70#include "lib/generic_sdram.c"
Stefan Reinauer14e22772010-04-27 06:56:47 +000071#include "resourcemap.c"
Stefan Reinauerd55e26f2010-04-25 13:54:30 +000072#include "cpu/amd/dualcore/dualcore.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000073#include "cpu/amd/model_fxx/init_cpus.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000074#include "cpu/amd/model_fxx/fidvid.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000075#include "northbridge/amd/amdk8/early_ht.c"
76
Yinghai Luf55b58d2007-02-17 14:28:11 +000077static void sio_setup(void)
78{
Yinghai Luf55b58d2007-02-17 14:28:11 +000079 uint32_t dword;
80 uint8_t byte;
81
82 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
Stefan Reinauer14e22772010-04-27 06:56:47 +000083 byte |= 0x20;
Yinghai Luf55b58d2007-02-17 14:28:11 +000084 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
Stefan Reinauer14e22772010-04-27 06:56:47 +000085
Yinghai Luf55b58d2007-02-17 14:28:11 +000086 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
87 dword |= (1<<0);
88 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
Stefan Reinauer14e22772010-04-27 06:56:47 +000089
Yinghai Luf55b58d2007-02-17 14:28:11 +000090 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
91 dword |= (1<<16);
92 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
93}
94
Patrick Georgice6fb1e2010-03-17 22:44:39 +000095void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Yinghai Luf55b58d2007-02-17 14:28:11 +000096{
97 static const uint16_t spd_addr [] = {
Uwe Hermann7b997052010-11-21 22:47:22 +000098 // Node 0
99 DIMM0, DIMM2, 0, 0,
100 DIMM1, DIMM3, 0, 0,
101 // Node 1
102 DIMM4, DIMM6, 0, 0,
103 DIMM5, DIMM7, 0, 0,
Yinghai Luf55b58d2007-02-17 14:28:11 +0000104 };
105
Patrick Georgibbc880e2012-11-20 18:20:56 +0100106 struct sys_info *sysinfo = &sysinfo_car;
Yinghai Luf55b58d2007-02-17 14:28:11 +0000107 int needs_reset = 0;
108 unsigned bsp_apicid = 0;
109
Patrick Georgi2bd91002010-03-18 16:46:50 +0000110 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000111 /* Nothing special needs to be done to find bus 0 */
112 /* Allow the HT devices to be found */
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000113 enumerate_ht_chain();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000114 sio_setup();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000115 }
116
Uwe Hermann7b997052010-11-21 22:47:22 +0000117 if (bist == 0)
Yinghai Luf55b58d2007-02-17 14:28:11 +0000118 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000119
Edward O'Callaghan5c41ee62014-04-23 01:43:38 +1000120#if 0
121 uint8_t tmp = 0;
Yinghai Luf55b58d2007-02-17 14:28:11 +0000122 pnp_enter_ext_func_mode(SERIAL_DEV);
Carl-Daniel Hailfingere13abe52007-11-14 17:57:04 +0000123 /* The following line will set CLKIN to 24 MHz, external */
124 pnp_write_config(SERIAL_DEV, IT8716F_CONFIG_REG_CLOCKSEL, 0x11);
Carl-Daniel Hailfinger34153ac2007-11-14 15:09:30 +0000125 tmp = pnp_read_config(SERIAL_DEV, IT8716F_CONFIG_REG_SWSUSP);
126 /* Is serial flash enabled? Then enable writing to serial flash. */
127 if (tmp & 0x0e) {
128 pnp_write_config(SERIAL_DEV, IT8716F_CONFIG_REG_SWSUSP, tmp | 0x10);
129 pnp_set_logical_device(GPIO_DEV);
130 /* Set Serial Flash interface to 0x0820 */
131 pnp_write_config(GPIO_DEV, 0x64, 0x08);
132 pnp_write_config(GPIO_DEV, 0x65, 0x20);
Carl-Daniel Hailfinger34153ac2007-11-14 15:09:30 +0000133 }
Stefan Reinauer08670622009-06-30 15:17:49 +0000134 it8716f_enable_dev(SERIAL_DEV, CONFIG_TTYS0_BASE);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000135 pnp_exit_ext_func_mode(SERIAL_DEV);
Edward O'Callaghan5c41ee62014-04-23 01:43:38 +1000136#endif
Edward O'Callaghanf2920022014-04-27 00:41:50 +1000137 ite_conf_clkin(CLKIN_DEV, ITE_UART_CLK_PREDIVIDE_48);
138 ite_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000139
140 setup_mb_resource_map();
141
Stefan Reinauer42fa7fe2011-04-20 20:54:07 +0000142 console_init();
Stefan Reinauer14e22772010-04-27 06:56:47 +0000143
Yinghai Luf55b58d2007-02-17 14:28:11 +0000144 /* Halt if there was a built in self test failure */
145 report_bist_failure(bist);
146
Stefan Reinauer069f4762015-01-05 13:02:32 -0800147 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n", sysinfo, sysinfo+1);
148 printk(BIOS_DEBUG, "bsp_apicid=%02x\n", bsp_apicid);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000149
Yinghai Luf55b58d2007-02-17 14:28:11 +0000150 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
Yinghai Luf55b58d2007-02-17 14:28:11 +0000151 setup_coherent_ht_domain(); // routing table and start other core0
152
153 wait_all_core0_started();
Patrick Georgie1667822012-05-05 15:29:32 +0200154#if CONFIG_LOGICAL_CPUS
Yinghai Luf55b58d2007-02-17 14:28:11 +0000155 // It is said that we should start core1 after all core0 launched
156 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
157 * So here need to make sure last core0 is started, esp for two way system,
158 * (there may be apic id conflicts in that case)
159 */
160 start_other_cores();
161 wait_all_other_cores_started(bsp_apicid);
162#endif
163
164 /* it will set up chains and store link pair for optimization later */
165 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
166
Patrick Georgi76e81522010-11-16 21:25:29 +0000167#if CONFIG_SET_FIDVID
Yinghai Luf55b58d2007-02-17 14:28:11 +0000168 {
169 msr_t msr;
170 msr=rdmsr(0xc0010042);
Stefan Reinauer069f4762015-01-05 13:02:32 -0800171 printk(BIOS_DEBUG, "begin msr fid, vid %08x%08x\n", msr.hi, msr.lo);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000172 }
Yinghai Luf55b58d2007-02-17 14:28:11 +0000173 enable_fid_change();
Yinghai Luf55b58d2007-02-17 14:28:11 +0000174 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000175 init_fidvid_bsp(bsp_apicid);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000176 // show final fid and vid
177 {
178 msr_t msr;
179 msr=rdmsr(0xc0010042);
Stefan Reinauer069f4762015-01-05 13:02:32 -0800180 printk(BIOS_DEBUG, "end msr fid, vid %08x%08x\n", msr.hi, msr.lo);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000181 }
182#endif
183
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000184 init_timer(); // Need to use TMICT to synconize FID/VID
185
Yinghai Luf55b58d2007-02-17 14:28:11 +0000186 needs_reset |= optimize_link_coherent_ht();
187 needs_reset |= optimize_link_incoherent_ht(sysinfo);
188 needs_reset |= mcp55_early_setup_x();
189
190 // fidvid change will issue one LDTSTOP and the HT change will be effective too
191 if (needs_reset) {
Stefan Reinauer069f4762015-01-05 13:02:32 -0800192 printk(BIOS_INFO, "ht reset -\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000193 soft_reset();
194 }
195 allow_all_aps_stop(bsp_apicid);
196
197 //It's the time to set ctrl in sysinfo now;
198 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
199
Stefan Reinauer14e22772010-04-27 06:56:47 +0000200 enable_smbus();
Yinghai Luf55b58d2007-02-17 14:28:11 +0000201
Yinghai Luf55b58d2007-02-17 14:28:11 +0000202 /* all ap stopped? */
Yinghai Luf55b58d2007-02-17 14:28:11 +0000203
204 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
205
206 post_cache_as_ram(); // bsp swtich stack to ram and copy sysinfo ram now
Yinghai Luf55b58d2007-02-17 14:28:11 +0000207}