Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the coreboot project. |
| 3 | * |
Stefan Reinauer | a8e1168 | 2009-03-11 14:54:18 +0000 | [diff] [blame] | 4 | * Copyright (C) 2008-2009 coresystems GmbH |
Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 5 | * |
Uwe Hermann | c70e9fc | 2010-02-15 23:10:19 +0000 | [diff] [blame] | 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; version 2 of the License. |
Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 14 | */ |
| 15 | |
| 16 | #ifndef SOUTHBRIDGE_INTEL_I82801GX_I82801GX_H |
| 17 | #define SOUTHBRIDGE_INTEL_I82801GX_I82801GX_H |
Aaron Durbin | e991945 | 2016-07-13 23:24:55 -0500 | [diff] [blame] | 18 | |
| 19 | #include <arch/acpi.h> |
| 20 | |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 21 | /* |
| 22 | * It does not matter where we put the SMBus I/O base, as long as we |
| 23 | * keep it consistent and don't interfere with other devices. Stage2 |
| 24 | * will relocate this anyways. |
| 25 | * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE |
| 26 | * again. But handling static BARs is a generic problem that should be |
| 27 | * solved in the device allocator. |
| 28 | */ |
| 29 | #define SMBUS_IO_BASE 0x0400 |
| 30 | /* TODO Make sure these don't get changed by stage2 */ |
| 31 | #define DEFAULT_GPIOBASE 0x0480 |
| 32 | #define DEFAULT_PMBASE 0x0500 |
Stefan Reinauer | 7a3d095 | 2010-01-17 13:49:07 +0000 | [diff] [blame] | 33 | |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 34 | #ifndef __ACPI__ |
| 35 | #define DEFAULT_RCBA ((u8 *)0xfed1c000) |
| 36 | #else |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 37 | #define DEFAULT_RCBA 0xfed1c000 |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 38 | #endif |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 39 | |
| 40 | #ifndef __ACPI__ |
| 41 | #define DEBUG_PERIODIC_SMIS 0 |
Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 42 | |
Stefan Reinauer | 3f5f6d8 | 2013-05-07 20:35:29 +0200 | [diff] [blame] | 43 | #if !defined(__ASSEMBLER__) |
Stefan Reinauer | 83a1dd8 | 2010-03-28 15:11:56 +0000 | [diff] [blame] | 44 | #if !defined(__PRE_RAM__) |
Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 45 | #include "chip.h" |
Antonello Dettori | 061d781 | 2016-08-30 22:05:32 +0200 | [diff] [blame] | 46 | #if !defined(__SIMPLE_DEVICE__) |
Elyes HAOUAS | 9966703 | 2018-05-13 12:47:28 +0200 | [diff] [blame] | 47 | void i82801gx_enable(struct device *dev); |
Antonello Dettori | 061d781 | 2016-08-30 22:05:32 +0200 | [diff] [blame] | 48 | #endif |
Kyösti Mälkki | b85a87b | 2014-12-29 11:32:27 +0200 | [diff] [blame] | 49 | void gpi_route_interrupt(u8 gpi, u8 mode); |
Stefan Reinauer | cadc545 | 2010-12-18 23:29:37 +0000 | [diff] [blame] | 50 | #else |
Uwe Hermann | 4028ce7 | 2010-12-07 19:16:07 +0000 | [diff] [blame] | 51 | void enable_smbus(void); |
Arthur Heymans | 3f111b0 | 2017-03-09 12:02:52 +0100 | [diff] [blame] | 52 | int smbus_read_byte(unsigned int device, unsigned int address); |
Arthur Heymans | 2a7c519 | 2017-03-20 22:32:02 +0100 | [diff] [blame] | 53 | int i2c_block_read(unsigned int device, unsigned int cmd, unsigned int bytes, |
| 54 | u8 *buf); |
Arthur Heymans | ad29ec3 | 2017-05-05 21:08:00 +0200 | [diff] [blame] | 55 | int smbus_block_read(unsigned int device, unsigned int cmd, u8 bytes, u8 *buf); |
| 56 | int smbus_block_write(unsigned int device, unsigned int cmd, u8 bytes, |
| 57 | const u8 *buf); |
Vladimir Serbinenko | 5560188 | 2014-10-15 20:17:51 +0200 | [diff] [blame] | 58 | int southbridge_detect_s3_resume(void); |
Uwe Hermann | 4028ce7 | 2010-12-07 19:16:07 +0000 | [diff] [blame] | 59 | #endif |
Stefan Reinauer | cadc545 | 2010-12-18 23:29:37 +0000 | [diff] [blame] | 60 | #endif |
Uwe Hermann | 4028ce7 | 2010-12-07 19:16:07 +0000 | [diff] [blame] | 61 | |
Stefan Reinauer | de3206a | 2010-02-22 06:09:43 +0000 | [diff] [blame] | 62 | #define MAINBOARD_POWER_OFF 0 |
| 63 | #define MAINBOARD_POWER_ON 1 |
| 64 | #define MAINBOARD_POWER_KEEP 2 |
| 65 | |
| 66 | #ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL |
| 67 | #define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON |
| 68 | #endif |
| 69 | |
| 70 | /* PCI Configuration Space (D30:F0): PCI2PCI */ |
| 71 | #define PSTS 0x06 |
| 72 | #define SMLT 0x1b |
| 73 | #define SECSTS 0x1e |
| 74 | #define INTR 0x3c |
| 75 | #define BCTRL 0x3e |
| 76 | #define SBR (1 << 6) |
| 77 | #define SEE (1 << 1) |
| 78 | #define PERE (1 << 0) |
| 79 | |
Stefan Reinauer | 573f7d4 | 2009-07-21 21:50:34 +0000 | [diff] [blame] | 80 | /* PCI Configuration Space (D31:F0): LPC */ |
Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 81 | |
Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 82 | #define SERIRQ_CNTL 0x64 |
Uwe Hermann | 65ebc79 | 2008-11-06 22:24:05 +0000 | [diff] [blame] | 83 | |
Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 84 | #define GEN_PMCON_1 0xa0 |
| 85 | #define GEN_PMCON_2 0xa2 |
| 86 | #define GEN_PMCON_3 0xa4 |
| 87 | |
Kyösti Mälkki | b85a87b | 2014-12-29 11:32:27 +0200 | [diff] [blame] | 88 | #define GPIO_ROUT 0xb8 |
| 89 | #define GPI_DISABLE 0x00 |
| 90 | #define GPI_IS_SMI 0x01 |
| 91 | #define GPI_IS_SCI 0x02 |
| 92 | #define GPI_IS_NMI 0x03 |
| 93 | |
Uwe Hermann | 65ebc79 | 2008-11-06 22:24:05 +0000 | [diff] [blame] | 94 | /* GEN_PMCON_3 bits */ |
| 95 | #define RTC_BATTERY_DEAD (1 << 2) |
| 96 | #define RTC_POWER_FAILED (1 << 1) |
| 97 | #define SLEEP_AFTER_POWER_FAIL (1 << 0) |
| 98 | |
Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 99 | #define PMBASE 0x40 |
| 100 | #define ACPI_CNTL 0x44 |
Kyösti Mälkki | 1cca340 | 2013-02-26 19:21:39 +0200 | [diff] [blame] | 101 | #define ACPI_EN (1 << 7) |
Uwe Hermann | 65ebc79 | 2008-11-06 22:24:05 +0000 | [diff] [blame] | 102 | #define BIOS_CNTL 0xDC |
Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 103 | #define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */ |
| 104 | #define GPIO_CNTL 0x4C /* LPC GPIO Control Register */ |
| 105 | |
| 106 | #define PIRQA_ROUT 0x60 |
| 107 | #define PIRQB_ROUT 0x61 |
| 108 | #define PIRQC_ROUT 0x62 |
| 109 | #define PIRQD_ROUT 0x63 |
| 110 | #define PIRQE_ROUT 0x68 |
| 111 | #define PIRQF_ROUT 0x69 |
| 112 | #define PIRQG_ROUT 0x6A |
| 113 | #define PIRQH_ROUT 0x6B |
| 114 | |
Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 115 | #define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */ |
| 116 | #define LPC_EN 0x82 /* LPC IF Enables Register */ |
Damien Zammit | f88b932 | 2015-05-03 18:43:04 +1000 | [diff] [blame] | 117 | #define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */ |
| 118 | #define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */ |
| 119 | #define MC_LPC_EN (1 << 11) /* 0x62/0x66 */ |
| 120 | #define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */ |
| 121 | #define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */ |
| 122 | #define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */ |
| 123 | #define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */ |
| 124 | #define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */ |
| 125 | #define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */ |
| 126 | #define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[2:0] */ |
Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 127 | |
Arthur Heymans | b451df2 | 2017-08-15 20:59:09 +0200 | [diff] [blame] | 128 | #define GEN1_DEC 0x84 |
| 129 | #define GEN2_DEC 0x88 |
| 130 | #define GEN3_DEC 0x8c |
| 131 | #define GEN4_DEC 0x90 |
| 132 | |
Uwe Hermann | 65ebc79 | 2008-11-06 22:24:05 +0000 | [diff] [blame] | 133 | /* PCI Configuration Space (D31:F1): IDE */ |
Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 134 | #define INTR_LN 0x3c |
| 135 | #define IDE_TIM_PRI 0x40 /* IDE timings, primary */ |
| 136 | #define IDE_DECODE_ENABLE (1 << 15) |
| 137 | #define IDE_SITRE (1 << 14) |
Stefan Reinauer | 573f7d4 | 2009-07-21 21:50:34 +0000 | [diff] [blame] | 138 | #define IDE_ISP_5_CLOCKS (0 << 12) |
| 139 | #define IDE_ISP_4_CLOCKS (1 << 12) |
| 140 | #define IDE_ISP_3_CLOCKS (2 << 12) |
| 141 | #define IDE_RCT_4_CLOCKS (0 << 8) |
| 142 | #define IDE_RCT_3_CLOCKS (1 << 8) |
| 143 | #define IDE_RCT_2_CLOCKS (2 << 8) |
| 144 | #define IDE_RCT_1_CLOCKS (3 << 8) |
| 145 | #define IDE_DTE1 (1 << 7) |
| 146 | #define IDE_PPE1 (1 << 6) |
| 147 | #define IDE_IE1 (1 << 5) |
| 148 | #define IDE_TIME1 (1 << 4) |
| 149 | #define IDE_DTE0 (1 << 3) |
| 150 | #define IDE_PPE0 (1 << 2) |
| 151 | #define IDE_IE0 (1 << 1) |
| 152 | #define IDE_TIME0 (1 << 0) |
Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 153 | #define IDE_TIM_SEC 0x42 /* IDE timings, secondary */ |
Stefan Reinauer | 573f7d4 | 2009-07-21 21:50:34 +0000 | [diff] [blame] | 154 | |
| 155 | #define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */ |
| 156 | #define IDE_SSDE1 (1 << 3) |
| 157 | #define IDE_SSDE0 (1 << 2) |
| 158 | #define IDE_PSDE1 (1 << 1) |
| 159 | #define IDE_PSDE0 (1 << 0) |
| 160 | |
| 161 | #define IDE_SDMA_TIM 0x4a |
| 162 | |
Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 163 | #define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */ |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 164 | #define SIG_MODE_SEC_NORMAL (0 << 18) |
| 165 | #define SIG_MODE_SEC_TRISTATE (1 << 18) |
| 166 | #define SIG_MODE_SEC_DRIVELOW (2 << 18) |
| 167 | #define SIG_MODE_PRI_NORMAL (0 << 16) |
| 168 | #define SIG_MODE_PRI_TRISTATE (1 << 16) |
| 169 | #define SIG_MODE_PRI_DRIVELOW (2 << 16) |
| 170 | #define FAST_SCB1 (1 << 15) |
| 171 | #define FAST_SCB0 (1 << 14) |
Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 172 | #define FAST_PCB1 (1 << 13) |
| 173 | #define FAST_PCB0 (1 << 12) |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 174 | #define SCB1 (1 << 3) |
| 175 | #define SCB0 (1 << 2) |
Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 176 | #define PCB1 (1 << 1) |
| 177 | #define PCB0 (1 << 0) |
| 178 | |
Uwe Hermann | 65ebc79 | 2008-11-06 22:24:05 +0000 | [diff] [blame] | 179 | /* PCI Configuration Space (D31:F3): SMBus */ |
Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 180 | #define SMB_BASE 0x20 |
| 181 | #define HOSTC 0x40 |
| 182 | |
| 183 | /* HOSTC bits */ |
| 184 | #define I2C_EN (1 << 2) |
| 185 | #define SMB_SMI_EN (1 << 1) |
| 186 | #define HST_EN (1 << 0) |
| 187 | |
Stefan Reinauer | 573f7d4 | 2009-07-21 21:50:34 +0000 | [diff] [blame] | 188 | /* Southbridge IO BARs */ |
| 189 | |
Stefan Reinauer | 573f7d4 | 2009-07-21 21:50:34 +0000 | [diff] [blame] | 190 | #define GPIOBASE 0x48 |
Stefan Reinauer | 573f7d4 | 2009-07-21 21:50:34 +0000 | [diff] [blame] | 191 | |
| 192 | #define PMBASE 0x40 |
Stefan Reinauer | 573f7d4 | 2009-07-21 21:50:34 +0000 | [diff] [blame] | 193 | |
| 194 | /* Root Complex Register Block */ |
| 195 | #define RCBA 0xf0 |
Stefan Reinauer | 573f7d4 | 2009-07-21 21:50:34 +0000 | [diff] [blame] | 196 | |
Arthur Heymans | 3f111b0 | 2017-03-09 12:02:52 +0100 | [diff] [blame] | 197 | #define RCBA8(x) (*((volatile u8 *)(DEFAULT_RCBA + (x)))) |
| 198 | #define RCBA16(x) (*((volatile u16 *)(DEFAULT_RCBA + (x)))) |
| 199 | #define RCBA32(x) (*((volatile u32 *)(DEFAULT_RCBA + (x)))) |
Stefan Reinauer | 573f7d4 | 2009-07-21 21:50:34 +0000 | [diff] [blame] | 200 | |
| 201 | #define VCH 0x0000 /* 32bit */ |
| 202 | #define VCAP1 0x0004 /* 32bit */ |
| 203 | #define VCAP2 0x0008 /* 32bit */ |
| 204 | #define PVC 0x000c /* 16bit */ |
| 205 | #define PVS 0x000e /* 16bit */ |
| 206 | |
| 207 | #define V0CAP 0x0010 /* 32bit */ |
| 208 | #define V0CTL 0x0014 /* 32bit */ |
| 209 | #define V0STS 0x001a /* 16bit */ |
| 210 | |
| 211 | #define V1CAP 0x001c /* 32bit */ |
| 212 | #define V1CTL 0x0020 /* 32bit */ |
| 213 | #define V1STS 0x0026 /* 16bit */ |
| 214 | |
| 215 | #define RCTCL 0x0100 /* 32bit */ |
| 216 | #define ESD 0x0104 /* 32bit */ |
| 217 | #define ULD 0x0110 /* 32bit */ |
| 218 | #define ULBA 0x0118 /* 64bit */ |
| 219 | |
| 220 | #define RP1D 0x0120 /* 32bit */ |
| 221 | #define RP1BA 0x0128 /* 64bit */ |
| 222 | #define RP2D 0x0130 /* 32bit */ |
| 223 | #define RP2BA 0x0138 /* 64bit */ |
| 224 | #define RP3D 0x0140 /* 32bit */ |
| 225 | #define RP3BA 0x0148 /* 64bit */ |
| 226 | #define RP4D 0x0150 /* 32bit */ |
| 227 | #define RP4BA 0x0158 /* 64bit */ |
| 228 | #define HDD 0x0160 /* 32bit */ |
| 229 | #define HDBA 0x0168 /* 64bit */ |
| 230 | #define RP5D 0x0170 /* 32bit */ |
| 231 | #define RP5BA 0x0178 /* 64bit */ |
| 232 | #define RP6D 0x0180 /* 32bit */ |
| 233 | #define RP6BA 0x0188 /* 64bit */ |
| 234 | |
| 235 | #define ILCL 0x01a0 /* 32bit */ |
| 236 | #define LCAP 0x01a4 /* 32bit */ |
| 237 | #define LCTL 0x01a8 /* 16bit */ |
| 238 | #define LSTS 0x01aa /* 16bit */ |
| 239 | |
| 240 | #define RPC 0x0224 /* 32bit */ |
| 241 | #define RPFN 0x0238 /* 32bit */ |
| 242 | |
| 243 | #define TRSR 0x1e00 /* 8bit */ |
| 244 | #define TRCR 0x1e10 /* 64bit */ |
| 245 | #define TWDR 0x1e18 /* 64bit */ |
| 246 | |
| 247 | #define IOTR0 0x1e80 /* 64bit */ |
| 248 | #define IOTR1 0x1e88 /* 64bit */ |
| 249 | #define IOTR2 0x1e90 /* 64bit */ |
| 250 | #define IOTR3 0x1e98 /* 64bit */ |
| 251 | |
| 252 | #define TCTL 0x3000 /* 8bit */ |
| 253 | |
| 254 | #define D31IP 0x3100 /* 32bit */ |
| 255 | #define D30IP 0x3104 /* 32bit */ |
| 256 | #define D29IP 0x3108 /* 32bit */ |
| 257 | #define D28IP 0x310c /* 32bit */ |
| 258 | #define D27IP 0x3110 /* 32bit */ |
| 259 | #define D31IR 0x3140 /* 16bit */ |
| 260 | #define D30IR 0x3142 /* 16bit */ |
| 261 | #define D29IR 0x3144 /* 16bit */ |
| 262 | #define D28IR 0x3146 /* 16bit */ |
| 263 | #define D27IR 0x3148 /* 16bit */ |
| 264 | #define OIC 0x31ff /* 8bit */ |
| 265 | |
| 266 | #define RC 0x3400 /* 32bit */ |
| 267 | #define HPTC 0x3404 /* 32bit */ |
| 268 | #define GCS 0x3410 /* 32bit */ |
| 269 | #define BUC 0x3414 /* 32bit */ |
| 270 | #define FD 0x3418 /* 32bit */ |
| 271 | #define CG 0x341c /* 32bit */ |
| 272 | |
| 273 | /* Function Disable (FD) register values. |
| 274 | * Setting a bit disables the corresponding |
| 275 | * feature. |
| 276 | * Not all features might be disabled on |
| 277 | * all chipsets. Esp. ICH-7U is picky. |
| 278 | */ |
| 279 | #define FD_PCIE6 (1 << 21) |
| 280 | #define FD_PCIE5 (1 << 20) |
| 281 | #define FD_PCIE4 (1 << 19) |
| 282 | #define FD_PCIE3 (1 << 18) |
| 283 | #define FD_PCIE2 (1 << 17) |
| 284 | #define FD_PCIE1 (1 << 16) |
| 285 | #define FD_EHCI (1 << 15) |
| 286 | #define FD_LPCB (1 << 14) |
| 287 | |
| 288 | /* UHCI must be disabled from 4 downwards. |
| 289 | * If UHCI controllers get disabled, EHCI |
| 290 | * must know about it, too! */ |
| 291 | #define FD_UHCI4 (1 << 11) |
Arthur Heymans | 3f111b0 | 2017-03-09 12:02:52 +0100 | [diff] [blame] | 292 | #define FD_UHCI34 ((1 << 10) | FD_UHCI4) |
| 293 | #define FD_UHCI234 ((1 << 9) | FD_UHCI3) |
| 294 | #define FD_UHCI1234 ((1 << 8) | FD_UHCI2) |
Stefan Reinauer | 573f7d4 | 2009-07-21 21:50:34 +0000 | [diff] [blame] | 295 | |
| 296 | #define FD_INTLAN (1 << 7) |
| 297 | #define FD_ACMOD (1 << 6) |
| 298 | #define FD_ACAUD (1 << 5) |
| 299 | #define FD_HDAUD (1 << 4) |
| 300 | #define FD_SMBUS (1 << 3) |
| 301 | #define FD_SATA (1 << 2) |
| 302 | #define FD_PATA (1 << 1) |
| 303 | |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 304 | /* ICH7 PMBASE */ |
| 305 | #define PM1_STS 0x00 |
Stefan Reinauer | 7a3d095 | 2010-01-17 13:49:07 +0000 | [diff] [blame] | 306 | #define WAK_STS (1 << 15) |
| 307 | #define PCIEXPWAK_STS (1 << 14) |
| 308 | #define PRBTNOR_STS (1 << 11) |
| 309 | #define RTC_STS (1 << 10) |
| 310 | #define PWRBTN_STS (1 << 8) |
| 311 | #define GBL_STS (1 << 5) |
| 312 | #define BM_STS (1 << 4) |
| 313 | #define TMROF_STS (1 << 0) |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 314 | #define PM1_EN 0x02 |
Stefan Reinauer | 7a3d095 | 2010-01-17 13:49:07 +0000 | [diff] [blame] | 315 | #define PCIEXPWAK_DIS (1 << 14) |
| 316 | #define RTC_EN (1 << 10) |
| 317 | #define PWRBTN_EN (1 << 8) |
| 318 | #define GBL_EN (1 << 5) |
| 319 | #define TMROF_EN (1 << 0) |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 320 | #define PM1_CNT 0x04 |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 321 | #define GBL_RLS (1 << 2) |
| 322 | #define BM_RLD (1 << 1) |
| 323 | #define SCI_EN (1 << 0) |
| 324 | #define PM1_TMR 0x08 |
| 325 | #define PROC_CNT 0x10 |
| 326 | #define LV2 0x14 |
| 327 | #define LV3 0x15 |
| 328 | #define LV4 0x16 |
| 329 | #define PM2_CNT 0x20 // mobile only |
| 330 | #define GPE0_STS 0x28 |
Stefan Reinauer | 7a3d095 | 2010-01-17 13:49:07 +0000 | [diff] [blame] | 331 | #define USB4_STS (1 << 14) |
| 332 | #define PME_B0_STS (1 << 13) |
| 333 | #define USB3_STS (1 << 12) |
| 334 | #define PME_STS (1 << 11) |
| 335 | #define BATLOW_STS (1 << 10) |
| 336 | #define PCI_EXP_STS (1 << 9) |
| 337 | #define RI_STS (1 << 8) |
| 338 | #define SMB_WAK_STS (1 << 7) |
| 339 | #define TCOSCI_STS (1 << 6) |
| 340 | #define AC97_STS (1 << 5) |
| 341 | #define USB2_STS (1 << 4) |
| 342 | #define USB1_STS (1 << 3) |
| 343 | #define SWGPE_STS (1 << 2) |
| 344 | #define HOT_PLUG_STS (1 << 1) |
| 345 | #define THRM_STS (1 << 0) |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 346 | #define GPE0_EN 0x2c |
| 347 | #define PME_B0_EN (1 << 13) |
Stefan Reinauer | 7a3d095 | 2010-01-17 13:49:07 +0000 | [diff] [blame] | 348 | #define PME_EN (1 << 11) |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 349 | #define SMI_EN 0x30 |
| 350 | #define EL_SMI_EN (1 << 25) // Intel Quick Resume Technology |
| 351 | #define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic |
| 352 | #define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic |
| 353 | #define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS |
| 354 | #define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al) |
| 355 | #define MCSMI_EN (1 << 11) // Trap microcontroller range access |
| 356 | #define BIOS_RLS (1 << 7) // asserts SCI on bit set |
| 357 | #define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set |
| 358 | #define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI# |
| 359 | #define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI# |
| 360 | #define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic |
| 361 | #define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit |
| 362 | #define EOS (1 << 1) // End of SMI (deassert SMI#) |
| 363 | #define GBL_SMI_EN (1 << 0) // SMI# generation at all? |
| 364 | #define SMI_STS 0x34 |
| 365 | #define ALT_GP_SMI_EN 0x38 |
| 366 | #define ALT_GP_SMI_STS 0x3a |
| 367 | #define GPE_CNTL 0x42 |
| 368 | #define DEVACT_STS 0x44 |
| 369 | #define SS_CNT 0x50 |
| 370 | #define C3_RES 0x54 |
| 371 | |
| 372 | #endif /* __ACPI__ */ |
Stefan Reinauer | debb11f | 2008-10-29 04:46:52 +0000 | [diff] [blame] | 373 | #endif /* SOUTHBRIDGE_INTEL_I82801GX_I82801GX_H */ |