soc/intel/baytrail,braswell,quark: Drop RES_IN_KIB

Change-Id: I2360a1a79f07ff8466ed01aa7f180d410e019292
Signed-off-by: Kyösti Mälkki <kyosti.malkki@gmail.com>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/55926
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Arthur Heymans <arthur@aheymans.xyz>
diff --git a/src/soc/intel/baytrail/northcluster.c b/src/soc/intel/baytrail/northcluster.c
index 71bdcd7..3d6cae9 100644
--- a/src/soc/intel/baytrail/northcluster.c
+++ b/src/soc/intel/baytrail/northcluster.c
@@ -47,7 +47,6 @@
  * |     Cacheable/Usable     |
  * +--------------------------+ 0
  */
-#define RES_IN_KiB(r) ((r) >> 10)
 
 uint32_t nc_read_top_of_low_memory(void)
 {
@@ -63,13 +62,11 @@
 
 static void nc_read_resources(struct device *dev)
 {
-	unsigned long mmconf;
-	unsigned long bmbound_k;
-	unsigned long bmbound_hi;
-	unsigned long smmrrh;
-	unsigned long smmrrl;
-	unsigned long base_k, size_k;
-	const unsigned long four_gig_kib = (4 << (30 - 10));
+	uint64_t mmconf;
+	uint64_t bmbound;
+	uint64_t bmbound_hi;
+	uint64_t smmrrh;
+	uint64_t smmrrl;
 	int index = 0;
 
 	/* Read standard PCI resources. */
@@ -80,35 +77,31 @@
 	mmio_range(dev, BUNIT_MMCONF_REG, mmconf, CONFIG_ECAM_MMCONF_BUS_NUMBER * MiB);
 
 	/* 0 -> 0xa0000 */
-	base_k = RES_IN_KiB(0);
-	size_k = RES_IN_KiB(0xa0000) - base_k;
-	ram_resource_kb(dev, index++, base_k, size_k);
+	ram_from_to(dev, index++, 0, 0xa0000);
 
 	/* The SMMRR registers are 1MiB granularity with smmrrh being
 	 * inclusive of the SMM region. */
-	smmrrl = (iosf_bunit_read(BUNIT_SMRRL) & 0xffff) << 10;
-	smmrrh = ((iosf_bunit_read(BUNIT_SMRRH) & 0xffff) + 1) << 10;
+	smmrrl = (iosf_bunit_read(BUNIT_SMRRL) & 0xffff) * MiB;
+	smmrrh = ((iosf_bunit_read(BUNIT_SMRRH) & 0xffff) + 1) * MiB;
 
 	/* 0xc0000 -> smrrl - cacheable and usable */
-	base_k = RES_IN_KiB(0xc0000);
-	size_k = smmrrl - base_k;
-	ram_resource_kb(dev, index++, base_k, size_k);
+	ram_from_to(dev, index++, 0xc0000, smmrrl);
 
 	if (smmrrh > smmrrl)
-		reserved_ram_resource_kb(dev, index++, smmrrl, smmrrh - smmrrl);
+		reserved_ram_from_to(dev, index++, smmrrl, smmrrh);
 
 	/* All address space between bmbound and smmrrh is unusable. */
-	bmbound_k = RES_IN_KiB(nc_read_top_of_low_memory());
-	mmio_resource_kb(dev, index++, smmrrh, bmbound_k - smmrrh);
+	bmbound = nc_read_top_of_low_memory();
+	mmio_from_to(dev, index++, smmrrh, bmbound);
 
 	/*
 	 * The BMBOUND_HI register matches register bits of 31:24 with address
 	 * bits of 35:28. Therefore, shift register to align properly.
 	 */
 	bmbound_hi = iosf_bunit_read(BUNIT_BMBOUND_HI) & ~((1 << 24) - 1);
-	bmbound_hi = RES_IN_KiB(bmbound_hi) << 4;
-	if (bmbound_hi > four_gig_kib)
-		ram_resource_kb(dev, index++, four_gig_kib, bmbound_hi - four_gig_kib);
+	bmbound_hi <<= 4;
+	if (bmbound_hi > 4ull * GiB)
+		ram_from_to(dev, index++, 4ull * GiB, bmbound_hi);
 
 	/*
 	 * Reserve everything between A segment and 1MB:
diff --git a/src/soc/intel/braswell/northcluster.c b/src/soc/intel/braswell/northcluster.c
index 6f82581..8337f50 100644
--- a/src/soc/intel/braswell/northcluster.c
+++ b/src/soc/intel/braswell/northcluster.c
@@ -51,8 +51,6 @@
  * |     Cacheable/Usable     |
  * +--------------------------+ 0
  */
-#define RES_IN_KiB(r) ((r) >> 10)
-
 uint32_t nc_read_top_of_low_memory(void)
 {
 	static uint32_t tolm;
@@ -67,16 +65,14 @@
 
 static void nc_read_resources(struct device *dev)
 {
-	unsigned long mmconf;
-	unsigned long bmbound_k;
-	unsigned long bmbound_hi;
+	uint64_t mmconf;
+	uint64_t bmbound;
+	uint64_t bmbound_hi;
 	uintptr_t smm_base;
 	size_t smm_size;
-	unsigned long tseg_base_k;
-	unsigned long tseg_top_k;
-	unsigned long fsp_res_base_k;
-	unsigned long base_k, size_k;
-	const unsigned long four_gig_kib = (4 << (30 - 10));
+	uint64_t tseg_base;
+	uint64_t tseg_top;
+	uint64_t fsp_res_base;
 	void *fsp_reserved_memory_area;
 	int index = 0;
 
@@ -85,16 +81,16 @@
 
 	/* Determine TSEG data */
 	smm_region(&smm_base, &smm_size);
-	tseg_base_k = RES_IN_KiB(smm_base);
-	tseg_top_k = tseg_base_k + RES_IN_KiB(smm_size);
+	tseg_base = smm_base;
+	tseg_top = tseg_base + smm_size;
 
 	/* Determine the base of the FSP reserved memory */
 	fsp_reserved_memory_area = cbmem_find(CBMEM_ID_FSP_RESERVED_MEMORY);
 	if (fsp_reserved_memory_area) {
-		fsp_res_base_k = RES_IN_KiB((unsigned int)fsp_reserved_memory_area);
+		fsp_res_base = (uintptr_t)fsp_reserved_memory_area;
 	} else {
 		/* If no FSP reserved area */
-		fsp_res_base_k = tseg_base_k;
+		fsp_res_base = tseg_base;
 	}
 
 	/* PCIe memory-mapped config space access - 256 MiB. */
@@ -102,32 +98,26 @@
 	mmio_range(dev, BUNIT_MMCONF_REG, mmconf, CONFIG_ECAM_MMCONF_BUS_NUMBER * MiB);
 
 	/* 0 -> 0xa0000 */
-	base_k = RES_IN_KiB(0);
-	size_k = RES_IN_KiB(0xa0000) - base_k;
-	ram_resource_kb(dev, index++, base_k, size_k);
+	ram_from_to(dev, index++, 0, 0xa0000);
 
 	/* High memory -> fsp_res_base - cacheable and usable */
-	base_k = RES_IN_KiB(0x100000);
-	size_k = fsp_res_base_k - base_k;
-	ram_resource_kb(dev, index++, base_k, size_k);
+	ram_from_to(dev, index++, 1 * MiB, fsp_res_base);
 
 	/* fsp_res_base -> tseg_top - Reserved */
-	base_k = fsp_res_base_k;
-	size_k = tseg_top_k - base_k;
-	reserved_ram_resource_kb(dev, index++, base_k, size_k);
+	reserved_ram_from_to(dev, index++, fsp_res_base, tseg_top);
 
 	/* TSEG TOP -> bmbound is memory backed mmio. */
-	bmbound_k = RES_IN_KiB(nc_read_top_of_low_memory());
-	mmio_resource_kb(dev, index++, tseg_top_k, bmbound_k - tseg_top_k);
+	bmbound = nc_read_top_of_low_memory();
+	mmio_from_to(dev, index++, tseg_top, bmbound);
 
 	/*
 	 * The BMBOUND_HI register matches register bits of 31:24 with address
 	 * bits of 35:28. Therefore, shift register to align properly.
 	 */
 	bmbound_hi = iosf_bunit_read(BUNIT_BMBOUND_HI) & ~((1 << 24) - 1);
-	bmbound_hi = RES_IN_KiB(bmbound_hi) << 4;
-	if (bmbound_hi > four_gig_kib)
-		ram_resource_kb(dev, index++, four_gig_kib, bmbound_hi - four_gig_kib);
+	bmbound_hi <<= 4;
+	if (bmbound_hi > 4ull * GiB)
+		ram_from_to(dev, index++, 4ull * GiB, bmbound_hi);
 
 	/*
 	 * Reserve everything between A segment and 1MB:
@@ -141,9 +131,7 @@
 	/*
 	 * Reserve local APIC
 	 */
-	base_k = RES_IN_KiB(LAPIC_DEFAULT_BASE);
-	size_k = RES_IN_KiB(0x00100000);
-	mmio_resource_kb(dev, index++, base_k, size_k);
+	mmio_range(dev, index++, LAPIC_DEFAULT_BASE, 1 * MiB);
 }
 
 static void nc_generate_ssdt(const struct device *dev)
diff --git a/src/soc/intel/quark/northcluster.c b/src/soc/intel/quark/northcluster.c
index af4dd24..f1e5c63 100644
--- a/src/soc/intel/quark/northcluster.c
+++ b/src/soc/intel/quark/northcluster.c
@@ -6,21 +6,15 @@
 #include <soc/iomap.h>
 #include <soc/ramstage.h>
 
-#define RES_IN_KIB(r) ((r) >> 10)
-
 static void nc_read_resources(struct device *dev)
 {
-	unsigned long base_k;
 	int index = 0;
-	unsigned long size_k;
 
 	/* Read standard PCI resources. */
 	pci_dev_read_resources(dev);
 
 	/* 0 -> 0xa0000 */
-	base_k = 0;
-	size_k = 0xa0000 - base_k;
-	ram_resource_kb(dev, index++, RES_IN_KIB(base_k), RES_IN_KIB(size_k));
+	ram_from_to(dev, index++, 0, 0xa0000);
 
 	/*
 	 * Reserve everything between A segment and 1MB:
@@ -29,30 +23,18 @@
 	 * 0xc0000 - 0xdffff: RAM
 	 * 0xe0000 - 0xfffff: ROM shadow
 	 */
-	base_k += size_k;
-	size_k = 0xc0000 - base_k;
-	mmio_resource_kb(dev, index++, RES_IN_KIB(base_k), RES_IN_KIB(size_k));
+	mmio_from_to(dev, index++, 0xa0000, 0xc0000);
 
-	base_k += size_k;
-	size_k = 0x100000 - base_k;
-	reserved_ram_resource_kb(dev, index++, RES_IN_KIB(base_k),
-		RES_IN_KIB(size_k));
+	reserved_ram_from_to(dev, index++, 0xc0000, 1 * MiB);
 
 	/* 0x100000 -> cbmem_top - cacheable and usable */
-	base_k += size_k;
-	size_k = (unsigned long)cbmem_top() - base_k;
-	ram_resource_kb(dev, index++, RES_IN_KIB(base_k), RES_IN_KIB(size_k));
+	ram_from_to(dev, index++, 1 * MiB, (uintptr_t)cbmem_top());
 
 	/* cbmem_top -> 0xc0000000 - reserved */
-	base_k += size_k;
-	size_k = 0xc0000000 - base_k;
-	reserved_ram_resource_kb(dev, index++, RES_IN_KIB(base_k),
-		RES_IN_KIB(size_k));
+	reserved_ram_from_to(dev, index++, (uintptr_t)cbmem_top(), 0xc0000000);
 
 	/* 0xc0000000 -> 4GiB is mmio. */
-	base_k += size_k;
-	size_k = 0x100000000ull - base_k;
-	mmio_resource_kb(dev, index++, RES_IN_KIB(base_k), RES_IN_KIB(size_k));
+	mmio_from_to(dev, index++, 0xc0000000, 4ull * GiB);
 }
 
 static struct device_operations nc_ops = {