Paul Menzel | 81574b4 | 2020-01-18 23:55:43 +0100 | [diff] [blame] | 1 | |
| 2 | coreboot-4.11-947-ga988091d39 Sat Jan 18 22:07:47 UTC 2020 bootblock starting (log level: 7)... |
| 3 | FMAP: Found "FLASH" version 1.1 at 0x0. |
| 4 | FMAP: base = 0xffe00000 size = 0x200000 #areas = 3 |
| 5 | FMAP: area COREBOOT found @ 200 (2096640 bytes) |
| 6 | CBFS: Locating 'fallback/romstage' |
| 7 | CBFS: Found @ offset 80 size c224 |
| 8 | BS: bootblock times (exec / console): total (unknown) / 1 ms |
| 9 | PROG_RUN: Setting MTRR to cache XIP stage. base: 0xffe00000, size: 0x00010000 |
| 10 | |
| 11 | |
| 12 | coreboot-4.11-947-ga988091d39 Sat Jan 18 22:07:47 UTC 2020 romstage starting (log level: 7)... |
| 13 | SMBus controller enabled |
| 14 | Setting up static southbridge registers... done. |
| 15 | Disabling Watchdog reboot... done. |
| 16 | |
| 17 | Mobile Intel(R) 82945PM Express Chipset |
| 18 | (G)MCH capable of up to FSB 800 MHz |
| 19 | (G)MCH capable of up to DDR2-667 |
| 20 | Setting up static northbridge registers...FMAP: area COREBOOT found @ 200 (2096640 bytes) |
| 21 | CBFS: Locating 'cmos_layout.bin' |
| 22 | CBFS: Found @ offset 33b40 size 680 |
| 23 | done. |
| 24 | Waiting for MCHBAR to come up...ok |
| 25 | SB: Resume from S3 detected. |
| 26 | Setting up RAM controller. |
| 27 | This mainboard supports Dual Channel Operation. |
| 28 | Reading SPD using i2c block operation. |
| 29 | DDR II Channel 0 Socket 0: x8DDS |
| 30 | DIMM 0 side 0 = 512 MB |
| 31 | DIMM 0 side 1 = 512 MB |
| 32 | DDR II Channel 0 Socket 1: N/A |
| 33 | Reading SPD using i2c block operation. |
| 34 | DDR II Channel 1 Socket 0: x8DDS |
| 35 | DIMM 2 side 0 = 1024 MB |
| 36 | DIMM 2 side 1 = 1024 MB |
| 37 | DDR II Channel 1 Socket 1: N/A |
| 38 | Memory will be driven at 667MT with CAS=5 clocks |
| 39 | tRAS = 15 cycles |
| 40 | tRP = 5 cycles |
| 41 | tRCD = 5 cycles |
| 42 | tWR = 5 cycles |
| 43 | tRFC = 43 cycles |
| 44 | Refresh: 7.8us |
| 45 | Setting Graphics Frequency... |
| 46 | FSB: 667 MHz Voltage: 1.05V Render: 250MHz Display: 200MHz |
| 47 | Setting Memory Frequency... CLKCFG = 0x00010023, CLKCFG = 0x00010043, ok |
| 48 | Setting mode of operation for memory channels...Dual Channel Asymmetric. |
| 49 | Programming Clock Crossing...MEM=667 FSB=667... ok |
| 50 | Setting RAM size... |
| 51 | C0DRB = 0x20202010 |
| 52 | C1DRB = 0x60606040 |
| 53 | TOLUD = 0x00c0 |
| 54 | Setting row attributes... |
| 55 | C0DRA = 0x0033 |
| 56 | C1DRA = 0x0033 |
| 57 | one dimm per channel config.. |
| 58 | Initializing System Memory IO... |
| 59 | Programming Dual Channel RCOMP |
| 60 | Table Index: 18 |
| 61 | Programming DLL Timings... |
| 62 | Enabling System Memory IO... |
| 63 | RAM initialization finished. |
| 64 | Setting up Egress Port RCRB |
| 65 | Loading port arbitration table ...ok |
| 66 | Wait for VC1 negotiation ...ok |
| 67 | Setting up DMI RCRB |
| 68 | Wait for VC1 negotiation ...done.. |
| 69 | Internal graphics: enabled |
| 70 | Waiting for DMI hardware...ok |
| 71 | Enabling PCI Express x16 Link |
| 72 | SLOTSTS: 0048 |
| 73 | PCIe link training ... Detected PCIe device 1002:7149 |
| 74 | PCIe x16 link training succeeded. |
| 75 | PCIe device class: 030000 |
| 76 | PCIe device is VGA. Disabling IGD. |
| 77 | Setting up Root Complex Topology |
| 78 | SMM Memory Map |
| 79 | SMRAM : 0xbfe00000 0x200000 |
| 80 | Subregion 0: 0xbfe00000 0x100000 |
| 81 | Subregion 1: 0xbff00000 0x100000 |
| 82 | Subregion 2: 0xc0000000 0x0 |
| 83 | MTRR Range: Start=bf400000 End=bf800000 (Size 400000) |
| 84 | MTRR Range: Start=bf800000 End=bfc00000 (Size 400000) |
| 85 | MTRR Range: Start=bfe00000 End=c0000000 (Size 200000) |
| 86 | MTRR Range: Start=ffe00000 End=0 (Size 200000) |
| 87 | BS: romstage times (exec / console): total (unknown) / 4 ms |
| 88 | |
| 89 | |
| 90 | coreboot-4.11-947-ga988091d39 Sat Jan 18 22:07:47 UTC 2020 postcar starting (log level: 7)... |
| 91 | Jumping to image. |
| 92 | |
| 93 | |
| 94 | coreboot-4.11-947-ga988091d39 Sat Jan 18 22:07:47 UTC 2020 ramstage starting (log level: 7)... |
| 95 | S3 Resume. |
| 96 | Enumerating buses... |
| 97 | Root Device scanning... |
| 98 | CPU_CLUSTER: 0 enabled |
| 99 | DOMAIN: 0000 enabled |
| 100 | DOMAIN: 0000 scanning... |
| 101 | PCI: pci_scan_bus for bus 00 |
| 102 | PCI: 00:00.0 [8086/27a0] enabled |
| 103 | PCI: 00:01.0 subordinate bus PCI Express |
| 104 | PCI: 00:01.0 [8086/27a1] enabled |
| 105 | PCI: Static device PCI: 00:02.0 not found, disabling it. |
| 106 | PCI: Static device PCI: 00:02.1 not found, disabling it. |
| 107 | PCI: 00:1b.0 [8086/27d8] enabled |
| 108 | PCI: 00:1c.0 [8086/27d0] enabled |
| 109 | PCI: 00:1c.1 [8086/27d2] enabled |
| 110 | PCI: 00:1c.2 [8086/27d4] enabled |
| 111 | PCI: 00:1c.3 [8086/27d6] enabled |
| 112 | PCI: 00:1c.4: Disabling device |
| 113 | PCI: 00:1c.5: Disabling device |
| 114 | PCI: 00:1d.0 [8086/27c8] enabled |
| 115 | PCI: 00:1d.1 [8086/27c9] enabled |
| 116 | PCI: 00:1d.2 [8086/27ca] enabled |
| 117 | PCI: 00:1d.3 [8086/27cb] enabled |
| 118 | PCI: 00:1d.7 [8086/27cc] enabled |
| 119 | PCI: 00:1e.0 [8086/2448] enabled |
| 120 | PCI: 00:1e.2: Disabling device |
| 121 | PCI: 00:1e.2: Disabling device |
| 122 | PCI: 00:1e.2 [8086/27de] disabled |
| 123 | PCI: 00:1e.3: Disabling device |
| 124 | PCI: 00:1e.3: Disabling device |
| 125 | PCI: 00:1e.3 [8086/27dd] disabled |
| 126 | PCI: 00:1f.0 [8086/27b9] enabled |
| 127 | PCI: 00:1f.1 [8086/27df] enabled |
| 128 | Set SATA mode early |
| 129 | Set SATA mode early |
| 130 | PCI: 00:1f.2 [8086/27c5] enabled |
| 131 | PCI: 00:1f.3 [8086/27da] enabled |
| 132 | PCI: Leftover static devices: |
| 133 | PCI: 00:02.0 |
| 134 | PCI: 00:02.1 |
| 135 | PCI: 00:1c.4 |
| 136 | PCI: 00:1c.5 |
| 137 | PCI: Check your devicetree.cb. |
| 138 | PCI: 00:01.0 scanning... |
| 139 | PCI: pci_scan_bus for bus 01 |
| 140 | PCI: 01:00.0 [1002/7149] enabled |
| 141 | PCIE CLK PM is not supported by endpoint |
| 142 | ASPM: Enabled L0s and L1 |
| 143 | PCIe: Max_Payload_Size adjusted to 128 |
| 144 | Failed to enable LTR for dev = PCI: 01:00.0 |
| 145 | scan_bus: bus PCI: 00:01.0 finished in 0 msecs |
| 146 | PCI: 00:1c.0 scanning... |
| 147 | PCI: pci_scan_bus for bus 02 |
| 148 | PCI: 02:00.0 [8086/109a] enabled |
| 149 | scan_bus: bus PCI: 00:1c.0 finished in 0 msecs |
| 150 | PCI: 00:1c.1 scanning... |
| 151 | PCI: pci_scan_bus for bus 03 |
| 152 | scan_bus: bus PCI: 00:1c.1 finished in 0 msecs |
| 153 | PCI: 00:1c.2 scanning... |
| 154 | PCI: pci_scan_bus for bus 04 |
| 155 | scan_bus: bus PCI: 00:1c.2 finished in 0 msecs |
| 156 | PCI: 00:1c.3 scanning... |
| 157 | PCI: pci_scan_bus for bus 05 |
| 158 | scan_bus: bus PCI: 00:1c.3 finished in 0 msecs |
| 159 | PCI: 00:1e.0 scanning... |
| 160 | PCI: pci_scan_bus for bus 06 |
| 161 | PCI: 06:00.0 [104c/ac56] enabled |
| 162 | scan_bus: bus PCI: 00:1e.0 finished in 0 msecs |
| 163 | PCI: 00:1f.0 scanning... |
| 164 | PMH7: ID 03 Revision 10 |
| 165 | PNP: 00ff.1 enabled |
| 166 | H8: EC Firmware ID 79HT50WW-3.4, Version 7.01A |
| 167 | No CMOS option 'usb_always_on'. |
| 168 | H8: BDC detection not implemented. Assuming BDC installed |
| 169 | H8: WWAN detection not implemented. Assuming WWAN installed |
| 170 | No CMOS option 'fn_ctrl_swap'. |
| 171 | PNP: 00ff.2 enabled |
| 172 | PNP: 164e.2 enabled |
| 173 | PNP: 164e.3 disabled |
| 174 | PNP: 164e.7 enabled |
| 175 | PNP: 164e.19 enabled |
| 176 | PNP: 002e.0 disabled |
| 177 | PNP: 002e.1 enabled |
| 178 | PNP: 002e.2 disabled |
| 179 | PNP: 002e.3 enabled |
| 180 | PNP: 002e.7 enabled |
| 181 | PNP: 002e.a disabled |
| 182 | scan_bus: bus PCI: 00:1f.0 finished in 9 msecs |
| 183 | PCI: 00:1f.3 scanning... |
| 184 | bus: PCI: 00:1f.3[0]->I2C: 01:69 enabled |
| 185 | bus: PCI: 00:1f.3[0]->I2C: 01:54 enabled |
| 186 | bus: PCI: 00:1f.3[0]->I2C: 01:55 enabled |
| 187 | bus: PCI: 00:1f.3[0]->I2C: 01:56 enabled |
| 188 | bus: PCI: 00:1f.3[0]->I2C: 01:57 enabled |
| 189 | bus: PCI: 00:1f.3[0]->I2C: 01:5c enabled |
| 190 | bus: PCI: 00:1f.3[0]->I2C: 01:5d enabled |
| 191 | bus: PCI: 00:1f.3[0]->I2C: 01:5e enabled |
| 192 | bus: PCI: 00:1f.3[0]->I2C: 01:5f enabled |
| 193 | scan_bus: bus PCI: 00:1f.3 finished in 0 msecs |
| 194 | scan_bus: bus DOMAIN: 0000 finished in 10 msecs |
| 195 | scan_bus: bus Root Device finished in 10 msecs |
| 196 | done |
| 197 | BS: BS_DEV_ENUMERATE run times (exec / console): 10 / 0 ms |
| 198 | found VGA at PCI: 01:00.0 |
| 199 | Setting up VGA for PCI: 01:00.0 |
| 200 | Setting PCI_BRIDGE_CTL_VGA for bridge PCI: 00:01.0 |
| 201 | Setting PCI_BRIDGE_CTL_VGA for bridge DOMAIN: 0000 |
| 202 | Setting PCI_BRIDGE_CTL_VGA for bridge Root Device |
| 203 | Allocating resources... |
| 204 | Reading resources... |
| 205 | pci_tolm: 0xffffffff |
| 206 | TSEG decoded, subtracting 2M |
| 207 | Unused RAM between cbmem_top and TOM: 0x800K |
| 208 | Available memory: 3141632K (3068M) |
| 209 | Adding PCIe enhanced config space BAR 0xf0000000-0xf4000000. |
| 210 | PNP: 00ff.1 missing read_resources |
| 211 | PNP: 00ff.2 missing read_resources |
| 212 | Done reading resources. |
| 213 | skipping PNP: 00ff.2@60 fixed resource, size=0! |
| 214 | skipping PNP: 00ff.2@62 fixed resource, size=0! |
| 215 | skipping PNP: 00ff.2@64 fixed resource, size=0! |
| 216 | skipping PNP: 00ff.2@66 fixed resource, size=0! |
| 217 | Setting resources... |
| 218 | DOMAIN: 0000 03 <- [0x0000000000 - 0x000009ffff] size 0x000a0000 gran 0x00 mem |
| 219 | DOMAIN: 0000 04 <- [0x00000c0000 - 0x00bfffffff] size 0xbff40000 gran 0x00 mem |
| 220 | DOMAIN: 0000 06 <- [0x00bfe00000 - 0x00bfffffff] size 0x00200000 gran 0x00 mem |
| 221 | DOMAIN: 0000 07 <- [0x00bfc00000 - 0x00bfdfffff] size 0x00200000 gran 0x00 mem |
| 222 | PCI: 00:01.0 1c <- [0x0000004000 - 0x0000004fff] size 0x00001000 gran 0x0c bus 01 io |
| 223 | PCI: 00:01.0 24 <- [0x00e0000000 - 0x00e7ffffff] size 0x08000000 gran 0x14 bus 01 prefmem |
| 224 | PCI: 00:01.0 20 <- [0x00ec100000 - 0x00ec1fffff] size 0x00100000 gran 0x14 bus 01 mem |
| 225 | PCI: 01:00.0 10 <- [0x00e0000000 - 0x00e7ffffff] size 0x08000000 gran 0x1b prefmem |
| 226 | PCI: 01:00.0 14 <- [0x0000004000 - 0x00000040ff] size 0x00000100 gran 0x08 io |
| 227 | PCI: 01:00.0 18 <- [0x00ec120000 - 0x00ec12ffff] size 0x00010000 gran 0x10 mem |
| 228 | PCI: 01:00.0 30 <- [0x00ec100000 - 0x00ec11ffff] size 0x00020000 gran 0x11 romem |
| 229 | PCI: 00:1b.0 10 <- [0x00ec300000 - 0x00ec303fff] size 0x00004000 gran 0x0e mem64 |
| 230 | PCI: 00:1c.0 1c <- [0x0000005000 - 0x0000005fff] size 0x00001000 gran 0x0c bus 02 io |
| 231 | PCI: 00:1c.0 24 <- [0x00efffffff - 0x00effffffe] size 0x00000000 gran 0x14 bus 02 prefmem |
| 232 | PCI: 00:1c.0 20 <- [0x00ec200000 - 0x00ec2fffff] size 0x00100000 gran 0x14 bus 02 mem |
| 233 | PCI: 02:00.0 10 <- [0x00ec200000 - 0x00ec21ffff] size 0x00020000 gran 0x11 mem |
| 234 | PCI: 02:00.0 18 <- [0x0000005000 - 0x000000501f] size 0x00000020 gran 0x05 io |
| 235 | PCI: 00:1c.1 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 03 io |
| 236 | PCI: 00:1c.1 24 <- [0x00efffffff - 0x00effffffe] size 0x00000000 gran 0x14 bus 03 prefmem |
| 237 | PCI: 00:1c.1 20 <- [0x00efffffff - 0x00effffffe] size 0x00000000 gran 0x14 bus 03 mem |
| 238 | PCI: 00:1c.2 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 04 io |
| 239 | PCI: 00:1c.2 24 <- [0x00efffffff - 0x00effffffe] size 0x00000000 gran 0x14 bus 04 prefmem |
| 240 | PCI: 00:1c.2 20 <- [0x00efffffff - 0x00effffffe] size 0x00000000 gran 0x14 bus 04 mem |
| 241 | PCI: 00:1c.3 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 05 io |
| 242 | PCI: 00:1c.3 24 <- [0x00efffffff - 0x00effffffe] size 0x00000000 gran 0x14 bus 05 prefmem |
| 243 | PCI: 00:1c.3 20 <- [0x00efffffff - 0x00effffffe] size 0x00000000 gran 0x14 bus 05 mem |
| 244 | PCI: 00:1d.0 20 <- [0x0000006000 - 0x000000601f] size 0x00000020 gran 0x05 io |
| 245 | PCI: 00:1d.1 20 <- [0x0000006020 - 0x000000603f] size 0x00000020 gran 0x05 io |
| 246 | PCI: 00:1d.2 20 <- [0x0000006040 - 0x000000605f] size 0x00000020 gran 0x05 io |
| 247 | PCI: 00:1d.3 20 <- [0x0000006060 - 0x000000607f] size 0x00000020 gran 0x05 io |
| 248 | PCI: 00:1d.7 10 <- [0x00ec304000 - 0x00ec3043ff] size 0x00000400 gran 0x0a mem |
| 249 | PCI: 00:1e.0 1c <- [0x0000002000 - 0x0000003fff] size 0x00002000 gran 0x0c bus 06 io |
| 250 | PCI: 00:1e.0 24 <- [0x00ea100000 - 0x00ec0fffff] size 0x02000000 gran 0x14 bus 06 prefmem |
| 251 | PCI: 00:1e.0 20 <- [0x00e8000000 - 0x00ea0fffff] size 0x02100000 gran 0x14 bus 06 mem |
| 252 | PCI: 06:00.0 10 <- [0x00ea000000 - 0x00ea000fff] size 0x00001000 gran 0x0c mem |
| 253 | PCI: 06:00.0 2c <- [0x0000002000 - 0x0000002fff] size 0x00001000 gran 0x02 io |
| 254 | PCI: 06:00.0 34 <- [0x0000003000 - 0x0000003fff] size 0x00001000 gran 0x02 io |
| 255 | PCI: 06:00.0 1c <- [0x00ea100000 - 0x00ec0fffff] size 0x02000000 gran 0x0c prefmem |
| 256 | PCI: 06:00.0 24 <- [0x00e8000000 - 0x00e9ffffff] size 0x02000000 gran 0x0c mem |
| 257 | PNP: 00ff.1 missing set_resources |
| 258 | PNP: 00ff.2 missing set_resources |
| 259 | PNP: 164e.2 60 <- [0x00000002f8 - 0x00000002ff] size 0x00000008 gran 0x03 io |
| 260 | ERROR: PNP: 164e.2 70 irq size: 0x0000000001 not assigned |
| 261 | ERROR: PNP: 164e.2 74 drq size: 0x0000000001 not assigned |
| 262 | ERROR: PNP: 164e.2 75 drq size: 0x0000000001 not assigned |
| 263 | PNP: 164e.7 60 <- [0x0000001680 - 0x000000168f] size 0x00000010 gran 0x04 io |
| 264 | ERROR: PNP: 164e.7 70 irq size: 0x0000000001 not assigned |
| 265 | PNP: 164e.19 60 <- [0x000000164c - 0x000000164d] size 0x00000002 gran 0x01 io |
| 266 | ERROR: PNP: 164e.19 70 irq size: 0x0000000001 not assigned |
| 267 | PNP: 002e.1 60 <- [0x00000003bc - 0x00000003c3] size 0x00000008 gran 0x03 io |
| 268 | PNP: 002e.1 70 <- [0x0000000007 - 0x0000000007] size 0x00000001 gran 0x00 irq |
| 269 | ERROR: PNP: 002e.1 74 drq size: 0x0000000001 not assigned |
| 270 | PNP: 002e.3 60 <- [0x00000003f8 - 0x00000003ff] size 0x00000008 gran 0x03 io |
| 271 | PNP: 002e.3 70 <- [0x0000000004 - 0x0000000004] size 0x00000001 gran 0x00 irq |
| 272 | PNP: 002e.7 60 <- [0x0000001620 - 0x000000162f] size 0x00000010 gran 0x04 io |
| 273 | ERROR: PNP: 002e.7 70 irq size: 0x0000000001 not assigned |
| 274 | PCI: 00:1f.1 10 <- [0x00000060b0 - 0x00000060b7] size 0x00000008 gran 0x03 io |
| 275 | PCI: 00:1f.1 14 <- [0x00000060d0 - 0x00000060d3] size 0x00000004 gran 0x02 io |
| 276 | PCI: 00:1f.1 18 <- [0x00000060b8 - 0x00000060bf] size 0x00000008 gran 0x03 io |
| 277 | PCI: 00:1f.1 1c <- [0x00000060d4 - 0x00000060d7] size 0x00000004 gran 0x02 io |
| 278 | PCI: 00:1f.1 20 <- [0x00000060a0 - 0x00000060af] size 0x00000010 gran 0x04 io |
| 279 | PCI: 00:1f.2 10 <- [0x00000060c0 - 0x00000060c7] size 0x00000008 gran 0x03 io |
| 280 | PCI: 00:1f.2 14 <- [0x00000060d8 - 0x00000060db] size 0x00000004 gran 0x02 io |
| 281 | PCI: 00:1f.2 18 <- [0x00000060c8 - 0x00000060cf] size 0x00000008 gran 0x03 io |
| 282 | PCI: 00:1f.2 1c <- [0x00000060dc - 0x00000060df] size 0x00000004 gran 0x02 io |
| 283 | PCI: 00:1f.2 20 <- [0x0000006080 - 0x000000609f] size 0x00000020 gran 0x05 io |
| 284 | PCI: 00:1f.2 24 <- [0x00ec305000 - 0x00ec3053ff] size 0x00000400 gran 0x0a mem |
| 285 | Done setting resources. |
| 286 | Done allocating resources. |
| 287 | BS: BS_DEV_RESOURCES run times (exec / console): 2 / 0 ms |
| 288 | Enabling resources... |
| 289 | PCI: 00:00.0 subsystem <- 17aa/2015 |
| 290 | PCI: 00:00.0 cmd <- 06 |
| 291 | PCI: 00:01.0 bridge ctrl <- 001b |
| 292 | PCI: 00:01.0 cmd <- 07 |
| 293 | PCI: 00:1b.0 subsystem <- 17aa/2010 |
| 294 | PCI: 00:1b.0 cmd <- 102 |
| 295 | PCI: 00:1c.0 bridge ctrl <- 0013 |
| 296 | PCI: 00:1c.0 subsystem <- 17aa/2001 |
| 297 | PCI: 00:1c.0 cmd <- 107 |
| 298 | PCI: 00:1c.1 bridge ctrl <- 0013 |
| 299 | PCI: 00:1c.1 subsystem <- 8086/27d2 |
| 300 | PCI: 00:1c.1 cmd <- 100 |
| 301 | PCI: 00:1c.2 bridge ctrl <- 0013 |
| 302 | PCI: 00:1c.2 subsystem <- 8086/27d4 |
| 303 | PCI: 00:1c.2 cmd <- 100 |
| 304 | PCI: 00:1c.3 bridge ctrl <- 0013 |
| 305 | PCI: 00:1c.3 subsystem <- 8086/27d6 |
| 306 | PCI: 00:1c.3 cmd <- 100 |
| 307 | PCI: 00:1d.0 subsystem <- 17aa/200a |
| 308 | PCI: 00:1d.0 cmd <- 01 |
| 309 | PCI: 00:1d.1 subsystem <- 17aa/200a |
| 310 | PCI: 00:1d.1 cmd <- 01 |
| 311 | PCI: 00:1d.2 subsystem <- 17aa/200a |
| 312 | PCI: 00:1d.2 cmd <- 01 |
| 313 | PCI: 00:1d.3 subsystem <- 17aa/200a |
| 314 | PCI: 00:1d.3 cmd <- 01 |
| 315 | PCI: 00:1d.7 subsystem <- 17aa/200b |
| 316 | PCI: 00:1d.7 cmd <- 102 |
| 317 | PCI: 00:1e.0 bridge ctrl <- 0013 |
| 318 | PCI: 00:1e.0 subsystem <- 8086/2448 |
| 319 | PCI: 00:1e.0 cmd <- 107 |
| 320 | PCI: 00:1f.0 subsystem <- 8086/27b9 |
| 321 | PCI: 00:1f.0 cmd <- 107 |
| 322 | PCI: 00:1f.1 subsystem <- 17aa/200c |
| 323 | PCI: 00:1f.1 cmd <- 01 |
| 324 | PCI: 00:1f.2 subsystem <- 17aa/200d |
| 325 | PCI: 00:1f.2 cmd <- 03 |
| 326 | PCI: 00:1f.3 subsystem <- 8086/27da |
| 327 | PCI: 00:1f.3 cmd <- 101 |
| 328 | PCI: 01:00.0 subsystem <- 17aa/20a4 |
| 329 | PCI: 01:00.0 cmd <- 03 |
| 330 | PCI: 02:00.0 cmd <- 03 |
| 331 | PCI: 06:00.0 bridge ctrl <- 0143 |
| 332 | PCI: 06:00.0 subsystem <- 17aa/2012 |
| 333 | PCI: 06:00.0 cmd <- 03 |
| 334 | done. |
| 335 | Initializing devices... |
| 336 | Root Device init |
| 337 | Root Device init finished in 0 msecs |
| 338 | CPU_CLUSTER: 0 init |
| 339 | FMAP: area COREBOOT found @ 200 (2096640 bytes) |
| 340 | CBFS: Locating 'cpu_microcode_blob.bin' |
| 341 | CBFS: Found @ offset c340 size 15000 |
| 342 | microcode: sig=0x6f2 pf=0x20 revision=0x0 |
| 343 | microcode: updated to revision 0x5c date=2010-10-02 |
| 344 | MTRR: Physical address space: |
| 345 | 0x0000000000000000 - 0x00000000000a0000 size 0x000a0000 type 6 |
| 346 | 0x00000000000a0000 - 0x00000000000c0000 size 0x00020000 type 0 |
| 347 | 0x00000000000c0000 - 0x00000000bfc00000 size 0xbfb40000 type 6 |
| 348 | 0x00000000bfc00000 - 0x00000000e0000000 size 0x20400000 type 0 |
| 349 | 0x00000000e0000000 - 0x00000000e8000000 size 0x08000000 type 1 |
| 350 | 0x00000000e8000000 - 0x0000000100000000 size 0x18000000 type 0 |
| 351 | MTRR: Fixed MSR 0x250 0x0606060606060606 |
| 352 | MTRR: Fixed MSR 0x258 0x0606060606060606 |
| 353 | MTRR: Fixed MSR 0x259 0x0000000000000000 |
| 354 | MTRR: Fixed MSR 0x268 0x0606060606060606 |
| 355 | MTRR: Fixed MSR 0x269 0x0606060606060606 |
| 356 | MTRR: Fixed MSR 0x26a 0x0606060606060606 |
| 357 | MTRR: Fixed MSR 0x26b 0x0606060606060606 |
| 358 | MTRR: Fixed MSR 0x26c 0x0606060606060606 |
| 359 | MTRR: Fixed MSR 0x26d 0x0606060606060606 |
| 360 | MTRR: Fixed MSR 0x26e 0x0606060606060606 |
| 361 | MTRR: Fixed MSR 0x26f 0x0606060606060606 |
| 362 | CPU physical address size: 36 bits |
| 363 | MTRR: default type WB/UC MTRR counts: 5/4. |
| 364 | MTRR: UC selected as default type. |
| 365 | MTRR: 0 base 0x0000000000000000 mask 0x0000000f80000000 type 6 |
| 366 | MTRR: 1 base 0x0000000080000000 mask 0x0000000fc0000000 type 6 |
| 367 | MTRR: 2 base 0x00000000bfc00000 mask 0x0000000fffc00000 type 0 |
| 368 | MTRR: 3 base 0x00000000e0000000 mask 0x0000000ff8000000 type 1 |
| 369 | |
| 370 | MTRR check |
| 371 | Fixed MTRRs : Enabled |
| 372 | Variable MTRRs: Enabled |
| 373 | |
| 374 | CPU has 2 cores. |
| 375 | Setting up SMI for CPU |
| 376 | Will perform SMM setup. |
| 377 | CPU: Intel(R) Core(TM)2 CPU T5600 @ 1.83GHz. |
| 378 | Loading module at 0x00030000 with entry 0x00030000. filesize: 0x170 memsize: 0x170 |
| 379 | Processing 16 relocs. Offset value of 0x00030000 |
| 380 | Attempting to start 1 APs |
| 381 | Waiting for 10ms after sending INIT. |
| 382 | Waiting for 1st SIPI to complete...done. |
| 383 | Waiting for 2nd SIPI to complete...done. |
| 384 | AP: slot 1 apic_id 1. |
| 385 | Loading module at 0x00038000 with entry 0x00038000. filesize: 0x1a8 memsize: 0x1a8 |
| 386 | Processing 13 relocs. Offset value of 0x00038000 |
| 387 | SMM Module: stub loaded at 0x00038000. Will call 0xbfbb101d(0x00000000) |
| 388 | Installing SMM handler to 0xbfe00000 |
| 389 | Loading module at 0xbfe10000 with entry 0xbfe1064b. filesize: 0x1690 memsize: 0x56e8 |
| 390 | Processing 70 relocs. Offset value of 0xbfe10000 |
| 391 | Loading module at 0xbfe08000 with entry 0xbfe08000. filesize: 0x1a8 memsize: 0x1a8 |
| 392 | Processing 13 relocs. Offset value of 0xbfe08000 |
| 393 | SMM Module: placing jmp sequence at 0xbfe07c00 rel16 0x03fd |
| 394 | SMM Module: stub loaded at 0xbfe08000. Will call 0xbfe1064b(0x00000000) |
| 395 | Initializing Southbridge SMI... |
| 396 | |
| 397 | New SMBASE 0xbfe00000 |
| 398 | In relocation handler: cpu 0 |
| 399 | New SMBASE=0xbfe00000 |
| 400 | Relocation complete. |
| 401 | VMX status: enabled |
| 402 | VMX status: enabled |
| 403 | IA32_FEATURE_CONTROL status: locked |
| 404 | IA32_FEATURE_CONTROL status: locked |
| 405 | New SMBASE 0xbfdffc00 |
| 406 | In relocation handler: cpu 1 |
| 407 | New SMBASE=0xbfdffc00 |
| 408 | Relocation complete. |
| 409 | Initializing CPU #0 |
| 410 | CPU: vendor Intel device 6f2 |
| 411 | CPU: family 06, model 0f, stepping 02 |
| 412 | Enabling cache |
| 413 | CPU: Intel(R) Core(TM)2 CPU T5600 @ 1.83GHz. |
| 414 | Setting up local APIC... |
| 415 | apic_id: 0x00 done. |
| 416 | CPU #0 initialized |
| 417 | Initializing CPU #1 |
| 418 | CPU: vendor Intel device 6f2 |
| 419 | CPU: family 06, model 0f, stepping 02 |
| 420 | Enabling cache |
| 421 | CPU: Intel(R) Core(TM)2 CPU T5600 @ 1.83GHz. |
| 422 | Setting up local APIC... |
| 423 | apic_id: 0x01 done. |
| 424 | CPU #1 initialized |
| 425 | bsp_do_flight_plan done after 4 msecs. |
| 426 | CPU 1 going down... |
| 427 | Initializing southbridge SMI... |
| 428 | SMI_STS: |
| 429 | GPE0_STS: GPIO15 GPIO14 GPIO11 GPIO9 GPIO7 GPIO1 GPIO0 |
| 430 | ALT_GP_SMI_STS: GPI15 GPI14 GPI12 GPI11 GPI10 GPI9 GPI7 GPI6 GPI5 GPI4 GPI3 GPI2 GPI1 GPI0 |
| 431 | TCO_STS: |
| 432 | Locking SMM. |
| 433 | CPU_CLUSTER: 0 init finished in 19 msecs |
| 434 | PCI: 00:1b.0 init |
| 435 | Azalia: codec type: Azalia |
| 436 | Azalia: base = ec300000 |
| 437 | Azalia: codec_mask = 03 |
| 438 | Azalia: Initializing codec #1 |
| 439 | Azalia: codec viddid: 14f12bfa |
| 440 | Azalia: No verb! |
| 441 | Azalia: Initializing codec #0 |
| 442 | Azalia: codec viddid: 11d41981 |
| 443 | Azalia: verb_size: 44 |
| 444 | Azalia: verb loaded. |
| 445 | PCI: 00:1b.0 init finished in 4 msecs |
| 446 | PCI: 00:1c.0 init |
| 447 | Initializing ICH7 PCIe bridge. |
| 448 | PCI: 00:1c.0 init finished in 0 msecs |
| 449 | PCI: 00:1c.1 init |
| 450 | Initializing ICH7 PCIe bridge. |
| 451 | PCI: 00:1c.1 init finished in 0 msecs |
| 452 | PCI: 00:1c.2 init |
| 453 | Initializing ICH7 PCIe bridge. |
| 454 | PCI: 00:1c.2 init finished in 0 msecs |
| 455 | PCI: 00:1c.3 init |
| 456 | Initializing ICH7 PCIe bridge. |
| 457 | PCI: 00:1c.3 init finished in 0 msecs |
| 458 | PCI: 00:1d.0 init |
| 459 | UHCI: Setting up controller.. done. |
| 460 | PCI: 00:1d.0 init finished in 0 msecs |
| 461 | PCI: 00:1d.1 init |
| 462 | UHCI: Setting up controller.. done. |
| 463 | PCI: 00:1d.1 init finished in 0 msecs |
| 464 | PCI: 00:1d.2 init |
| 465 | UHCI: Setting up controller.. done. |
| 466 | PCI: 00:1d.2 init finished in 0 msecs |
| 467 | PCI: 00:1d.3 init |
| 468 | UHCI: Setting up controller.. done. |
| 469 | PCI: 00:1d.3 init finished in 0 msecs |
| 470 | PCI: 00:1d.7 init |
| 471 | EHCI: Setting up controller.. done. |
| 472 | PCI: 00:1d.7 init finished in 0 msecs |
| 473 | PCI: 00:1e.0 init |
| 474 | PCI: 00:1e.0 init finished in 0 msecs |
| 475 | PCI: 00:1f.0 init |
| 476 | i82801gx: lpc_init |
| 477 | IOAPIC: Initializing IOAPIC at 0xfec00000 |
| 478 | IOAPIC: Bootstrap Processor Local APIC = 0x00 |
| 479 | IOAPIC: ID = 0x02 |
| 480 | No CMOS option 'power_on_after_fail'. |
| 481 | Set power on after power failure. |
| 482 | NMI sources enabled. |
| 483 | rtc_failed = 0x0 |
| 484 | S3 wakeup, enabling ACPI via APMC |
| 485 | PCI: 00:1f.0 init finished in 1 msecs |
| 486 | PCI: 00:1f.1 init |
| 487 | i82801gx_ide: initializing... IDE0 |
| 488 | PCI: 00:1f.1 init finished in 0 msecs |
| 489 | PCI: 00:1f.2 init |
| 490 | i82801gx_sata: initializing... |
| 491 | SATA controller in AHCI mode. |
| 492 | PCI: 00:1f.2 init finished in 0 msecs |
| 493 | PCI: 01:00.0 init |
| 494 | PCI: 01:00.0 init finished in 0 msecs |
| 495 | PCI: 02:00.0 init |
| 496 | PCI: 02:00.0 init finished in 0 msecs |
| 497 | PCI: 06:00.0 init |
| 498 | Init of Texas Instruments PCI1x2x PCMCIA/CardBus controller |
| 499 | PCI: 06:00.0 init finished in 0 msecs |
| 500 | PNP: 00ff.2 init |
| 501 | PNP: 00ff.2 init finished in 0 msecs |
| 502 | PNP: 164e.2 init |
| 503 | PNP: 164e.2 init finished in 0 msecs |
| 504 | PNP: 164e.7 init |
| 505 | PNP: 164e.7 init finished in 0 msecs |
| 506 | PNP: 164e.19 init |
| 507 | PNP: 164e.19 init finished in 0 msecs |
| 508 | smbus: PCI: 00:1f.3[0]->I2C: 01:69 init |
| 509 | Changing 12 of the 12 ck505 config bytes. |
| 510 | I2C: 01:69 init finished in 26 msecs |
| 511 | smbus: PCI: 00:1f.3[0]->I2C: 01:54 init |
| 512 | I2C: 01:54 init finished in 0 msecs |
| 513 | smbus: PCI: 00:1f.3[0]->I2C: 01:55 init |
| 514 | I2C: 01:55 init finished in 0 msecs |
| 515 | smbus: PCI: 00:1f.3[0]->I2C: 01:56 init |
| 516 | I2C: 01:56 init finished in 0 msecs |
| 517 | smbus: PCI: 00:1f.3[0]->I2C: 01:57 init |
| 518 | I2C: 01:57 init finished in 0 msecs |
| 519 | smbus: PCI: 00:1f.3[0]->I2C: 01:5c init |
| 520 | Locking EEPROM RFID |
| 521 | init EEPROM done |
| 522 | I2C: 01:5c init finished in 21 msecs |
| 523 | smbus: PCI: 00:1f.3[0]->I2C: 01:5d init |
| 524 | I2C: 01:5d init finished in 0 msecs |
| 525 | smbus: PCI: 00:1f.3[0]->I2C: 01:5e init |
| 526 | I2C: 01:5e init finished in 0 msecs |
| 527 | smbus: PCI: 00:1f.3[0]->I2C: 01:5f init |
| 528 | I2C: 01:5f init finished in 0 msecs |
| 529 | Devices initialized |
| 530 | BS: BS_DEV_INIT run times (exec / console): 75 / 0 ms |
| 531 | Finalize devices... |
| 532 | PCI: 00:1f.0 final |
| 533 | Manufacturer: c2 |
| 534 | SF: Detected MX25L1605D with sector size 0x1000, total 0x200000 |
| 535 | Devices finalized |
| 536 | Trying to find the wakeup vector... |
| 537 | Looking on 0x000f68d0 for valid checksum |
| 538 | Checksum 1 passed |
| 539 | Checksum 2 passed all OK |
| 540 | RSDP found at 0x000f68d0 |
| 541 | RSDT found at 0xbfb61030 ends at 0xbfb6106c |
| 542 | FADT found at 0xbfb644e0 |
| 543 | FACS found at 0xbfb61240 |
| 544 | OS waking vector is 0x0009c080 |
| 545 | Restore GNVS pointer to 0xbfbfea20 |
| 546 | |