Revert "lenovo/t400/4.5-1564-g6fa36c9c2c-dirty/2017-04-16T13_28_27Z"

This reverts commit e5454d36ca2f96e452a228db9a1485bff2e8f32e.

The commit in question deletes a lot of unrelated files, and needs to be
reverted.
diff --git a/gizmosphere/gizmo/4.5-1342-g216712a/2017-03-17T21_13_34Z/coreboot_console.txt b/gizmosphere/gizmo/4.5-1342-g216712a/2017-03-17T21_13_34Z/coreboot_console.txt
new file mode 100644
index 0000000..8aaec88
--- /dev/null
+++ b/gizmosphere/gizmo/4.5-1342-g216712a/2017-03-17T21_13_34Z/coreboot_console.txt
@@ -0,0 +1,1078 @@
+
+
+coreboot-4.5-1342-g216712a Fri Mar 17 21:13:34 UTC 2017 ramstage starting...
+BS: BS_PRE_DEVICE times (us): entry 0 run 2 exit 0
+SB800 - Smbus.c - alink_ab_indx - Start.
+SB800 - Smbus.c - alink_ab_indx - End.
+BS: BS_DEV_INIT_CHIPS times (us): entry 0 run 302 exit 0
+Enumerating buses...
+Show all devs... Before device enumeration.
+Root Device: enabled 1
+CPU_CLUSTER: 0: enabled 1
+APIC: 00: enabled 1
+DOMAIN: 0000: enabled 1
+PCI: 00:00.0: enabled 1
+PCI: 00:01.0: enabled 1
+PCI: 00:04.0: enabled 0
+PCI: 00:05.0: enabled 1
+PCI: 00:06.0: enabled 0
+PCI: 00:07.0: enabled 0
+PCI: 00:08.0: enabled 0
+PCI: 00:11.0: enabled 1
+PCI: 00:12.0: enabled 1
+PCI: 00:12.1: enabled 1
+PCI: 00:12.2: enabled 1
+PCI: 00:13.0: enabled 1
+PCI: 00:13.1: enabled 1
+PCI: 00:13.2: enabled 1
+PCI: 00:14.0: enabled 1
+PCI: 00:14.1: enabled 1
+PCI: 00:14.2: enabled 1
+PCI: 00:14.3: enabled 1
+PCI: 00:14.4: enabled 1
+PCI: 00:14.5: enabled 0
+PCI: 00:15.0: enabled 1
+PCI: 00:15.1: enabled 1
+PCI: 00:16.0: enabled 0
+PCI: 00:16.2: enabled 0
+PCI: 00:18.0: enabled 1
+PCI: 00:18.1: enabled 1
+PCI: 00:18.2: enabled 1
+PCI: 00:18.3: enabled 1
+PCI: 00:18.4: enabled 1
+PCI: 00:18.5: enabled 1
+PCI: 00:18.6: enabled 1
+PCI: 00:18.7: enabled 1
+Compare with tree...
+Root Device: enabled 1
+ CPU_CLUSTER: 0: enabled 1
+  APIC: 00: enabled 1
+ DOMAIN: 0000: enabled 1
+  PCI: 00:00.0: enabled 1
+  PCI: 00:01.0: enabled 1
+  PCI: 00:04.0: enabled 0
+  PCI: 00:05.0: enabled 1
+  PCI: 00:06.0: enabled 0
+  PCI: 00:07.0: enabled 0
+  PCI: 00:08.0: enabled 0
+  PCI: 00:11.0: enabled 1
+  PCI: 00:12.0: enabled 1
+  PCI: 00:12.1: enabled 1
+  PCI: 00:12.2: enabled 1
+  PCI: 00:13.0: enabled 1
+  PCI: 00:13.1: enabled 1
+  PCI: 00:13.2: enabled 1
+  PCI: 00:14.0: enabled 1
+  PCI: 00:14.1: enabled 1
+  PCI: 00:14.2: enabled 1
+  PCI: 00:14.3: enabled 1
+  PCI: 00:14.4: enabled 1
+  PCI: 00:14.5: enabled 0
+  PCI: 00:15.0: enabled 1
+  PCI: 00:15.1: enabled 1
+  PCI: 00:16.0: enabled 0
+  PCI: 00:16.2: enabled 0
+  PCI: 00:18.0: enabled 1
+  PCI: 00:18.1: enabled 1
+  PCI: 00:18.2: enabled 1
+  PCI: 00:18.3: enabled 1
+  PCI: 00:18.4: enabled 1
+  PCI: 00:18.5: enabled 1
+  PCI: 00:18.6: enabled 1
+  PCI: 00:18.7: enabled 1
+Mainboard Gizmo Enable.
+Root Device scanning...
+root_dev_scan_bus for Root Device
+setup_bsp_ramtop, TOP MEM: msr.lo = 0x3f000000, msr.hi = 0x00000000
+setup_bsp_ramtop, TOP MEM2: msr.lo = 0x00000000, msr.hi = 0x00000000
+setup_uma_memory: uma size 0x10000000, memory start 0x2f000000
+CPU_CLUSTER: 0 enabled
+DOMAIN: 0000 enabled
+CPU_CLUSTER: 0 scanning...
+  AP siblings=1
+CPU: APIC: 00 enabled
+CPU: APIC: 01 enabled
+scan_bus: scanning of bus CPU_CLUSTER: 0 took 326 usecs
+DOMAIN: 0000 scanning...
+PCI: pci_scan_bus for bus 00
+PCI: 00:00.0 [1022/1510] ops
+PCI: 00:00.0 [1022/1510] enabled
+PCI: 00:01.0 [1002/9804] enabled
+Capability: type 0x01 @ 0x50
+Capability: type 0x10 @ 0x58
+Capability: type 0x05 @ 0xa0
+Capability: type 0x0d @ 0xb0
+Capability: type 0x08 @ 0xb8
+Capability: type 0x01 @ 0x50
+Capability: type 0x10 @ 0x58
+PCI: 00:05.0 subordinate bus PCI Express
+PCI: 00:05.0 [1022/1513] enabled
+PCI: 00:11.0 [1002/4393] ops
+PCI: 00:11.0 [1002/4393] enabled
+PCI: 00:12.0 [1002/4397] ops
+PCI: 00:12.0 [1002/4397] enabled
+PCI: Static device PCI: 00:12.1 not found, disabling it.
+PCI: 00:12.2 [1002/4396] ops
+PCI: 00:12.2 [1002/4396] enabled
+PCI: 00:13.0 [1002/4397] ops
+PCI: 00:13.0 [1002/4397] enabled
+PCI: Static device PCI: 00:13.1 not found, disabling it.
+PCI: 00:13.2 [1002/4396] ops
+PCI: 00:13.2 [1002/4396] enabled
+IOAPIC: Clearing IOAPIC at fec00000
+IOAPIC: 24 interrupts
+IOAPIC: reg 0x00000000 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000001 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000002 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000003 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000004 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000005 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000006 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000007 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000008 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000009 value 0x00000000 0x00010000
+IOAPIC: reg 0x0000000a value 0x00000000 0x00010000
+IOAPIC: reg 0x0000000b value 0x00000000 0x00010000
+IOAPIC: reg 0x0000000c value 0x00000000 0x00010000
+IOAPIC: reg 0x0000000d value 0x00000000 0x00010000
+IOAPIC: reg 0x0000000e value 0x00000000 0x00010000
+IOAPIC: reg 0x0000000f value 0x00000000 0x00010000
+IOAPIC: reg 0x00000010 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000011 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000012 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000013 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000014 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000015 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000016 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000017 value 0x00000000 0x00010000
+IOAPIC: Initializing IOAPIC at 0xfec00000
+IOAPIC: Bootstrap Processor Local APIC = 0x00
+IOAPIC: ID = 0x02
+IOAPIC: Dumping registers
+  reg 0x0000: 0x02000000
+  reg 0x0001: 0x00178021
+  reg 0x0002: 0x02000000
+IOAPIC: 24 interrupts
+IOAPIC: Enabling interrupts on FSB
+IOAPIC: reg 0x00000000 value 0x00000000 0x00000700
+IOAPIC: reg 0x00000001 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000002 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000003 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000004 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000005 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000006 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000007 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000008 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000009 value 0x00000000 0x00010000
+IOAPIC: reg 0x0000000a value 0x00000000 0x00010000
+IOAPIC: reg 0x0000000b value 0x00000000 0x00010000
+IOAPIC: reg 0x0000000c value 0x00000000 0x00010000
+IOAPIC: reg 0x0000000d value 0x00000000 0x00010000
+IOAPIC: reg 0x0000000e value 0x00000000 0x00010000
+IOAPIC: reg 0x0000000f value 0x00000000 0x00010000
+IOAPIC: reg 0x00000010 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000011 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000012 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000013 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000014 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000015 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000016 value 0x00000000 0x00010000
+IOAPIC: reg 0x00000017 value 0x00000000 0x00010000
+PCI: 00:14.0 [1002/4385] enabled
+PCI: Static device PCI: 00:14.1 not found, disabling it.
+PCI: 00:14.2 [1002/4383] ops
+PCI: 00:14.2 [1002/4383] enabled
+PCI: 00:14.3 [1002/439d] bus ops
+PCI: 00:14.3 [1002/439d] enabled
+PCI: 00:14.4 [1002/4384] enabled
+PCI: 00:14.5 [1002/4399] ops
+PCI: 00:14.5 [1002/4399] disabled
+Capability: type 0x01 @ 0x50
+Capability: type 0x10 @ 0x58
+Capability: type 0x0d @ 0xb0
+Capability: type 0x08 @ 0xb8
+Capability: type 0x01 @ 0x50
+Capability: type 0x10 @ 0x58
+PCI: 00:15.0 subordinate bus PCI Express
+PCI: 00:15.0 [1002/43a0] enabled
+Capability: type 0x01 @ 0x50
+Capability: type 0x10 @ 0x58
+Capability: type 0x0d @ 0xb0
+Capability: type 0x08 @ 0xb8
+Capability: type 0x01 @ 0x50
+Capability: type 0x10 @ 0x58
+PCI: 00:15.1 subordinate bus PCI Express
+PCI: 00:15.1 [1002/43a1] enabled
+Capability: type 0x01 @ 0x50
+Capability: type 0x10 @ 0x58
+Capability: type 0x0d @ 0xb0
+Capability: type 0x08 @ 0xb8
+Capability: type 0x01 @ 0x50
+Capability: type 0x10 @ 0x58
+PCI: 00:15.2 subordinate bus PCI Express
+PCI: 00:15.2 [1002/43a2] enabled
+Capability: type 0x01 @ 0x50
+Capability: type 0x10 @ 0x58
+Capability: type 0x0d @ 0xb0
+Capability: type 0x08 @ 0xb8
+Capability: type 0x01 @ 0x50
+Capability: type 0x10 @ 0x58
+PCI: 00:15.3 subordinate bus PCI Express
+PCI: 00:15.3 [1002/43a3] enabled
+PCI: 00:16.0 [1002/4397] ops
+PCI: 00:16.0 [1002/4397] disabled
+PCI: 00:18.0 [1022/1700] enabled
+PCI: 00:18.1 [1022/1701] enabled
+PCI: 00:18.2 [1022/1702] enabled
+PCI: 00:18.3 [1022/1703] enabled
+PCI: 00:18.4 [1022/1704] enabled
+PCI: 00:18.5 [1022/1718] enabled
+PCI: 00:18.6 [1022/1716] enabled
+PCI: 00:18.7 [1022/1719] enabled
+PCI: 00:05.0 scanning...
+do_pci_scan_bridge for PCI: 00:05.0
+PCI: pci_scan_bus for bus 01
+PCI: 01:00.0 [10ec/8168] enabled
+Capability: type 0x01 @ 0x40
+Capability: type 0x05 @ 0x50
+Capability: type 0x10 @ 0x70
+Capability: type 0x01 @ 0x50
+Capability: type 0x10 @ 0x58
+scan_bus: scanning of bus PCI: 00:05.0 took 1054 usecs
+PCI: 00:14.3 scanning...
+scan_lpc_bus for PCI: 00:14.3
+scan_lpc_bus for PCI: 00:14.3 done
+scan_bus: scanning of bus PCI: 00:14.3 took 327 usecs
+PCI: 00:14.4 scanning...
+do_pci_scan_bridge for PCI: 00:14.4
+PCI: pci_scan_bus for bus 02
+scan_bus: scanning of bus PCI: 00:14.4 took 382 usecs
+PCI: 00:15.0 scanning...
+do_pci_scan_bridge for PCI: 00:15.0
+PCI: pci_scan_bus for bus 03
+scan_bus: scanning of bus PCI: 00:15.0 took 386 usecs
+PCI: 00:15.1 scanning...
+do_pci_scan_bridge for PCI: 00:15.1
+PCI: pci_scan_bus for bus 04
+scan_bus: scanning of bus PCI: 00:15.1 took 386 usecs
+PCI: 00:15.2 scanning...
+do_pci_scan_bridge for PCI: 00:15.2
+PCI: pci_scan_bus for bus 05
+scan_bus: scanning of bus PCI: 00:15.2 took 387 usecs
+PCI: 00:15.3 scanning...
+do_pci_scan_bridge for PCI: 00:15.3
+PCI: pci_scan_bus for bus 06
+scan_bus: scanning of bus PCI: 00:15.3 took 387 usecs
+scan_bus: scanning of bus DOMAIN: 0000 took 200418 usecs
+root_dev_scan_bus for Root Device done
+scan_bus: scanning of bus Root Device took 202362 usecs
+done
+BS: BS_DEV_ENUMERATE times (us): entry 0 run 209590 exit 0
+found VGA at PCI: 00:01.0
+Setting up VGA for PCI: 00:01.0
+Setting PCI_BRIDGE_CTL_VGA for bridge DOMAIN: 0000
+Setting PCI_BRIDGE_CTL_VGA for bridge Root Device
+Allocating resources...
+Reading resources...
+Root Device read_resources bus 0 link: 0
+CPU_CLUSTER: 0 read_resources bus 0 link: 0
+CPU_CLUSTER: 0 read_resources bus 0 link: 0 done
+
+Fam14h - domain_read_resources
+DOMAIN: 0000 read_resources bus 0 link: 0
+
+Fam14h - nb_read_resources
+Adding PCIe enhanced config space BAR 0xf8000000-0xfc000000.
+PCI: 00:05.0 read_resources bus 1 link: 0
+PCI: 00:05.0 read_resources bus 1 link: 0 done
+SB800 - Lpc.c - lpc_read_resources - Start.
+SB800 - Lpc.c - lpc_read_resources - End.
+PCI: 00:14.4 read_resources bus 2 link: 0
+PCI: 00:14.4 read_resources bus 2 link: 0 done
+PCI: 00:15.0 read_resources bus 3 link: 0
+PCI: 00:15.0 read_resources bus 3 link: 0 done
+PCI: 00:15.1 read_resources bus 4 link: 0
+PCI: 00:15.1 read_resources bus 4 link: 0 done
+PCI: 00:15.2 read_resources bus 5 link: 0
+PCI: 00:15.2 read_resources bus 5 link: 0 done
+PCI: 00:15.3 read_resources bus 6 link: 0
+PCI: 00:15.3 read_resources bus 6 link: 0 done
+DOMAIN: 0000 read_resources bus 0 link: 0 done
+Root Device read_resources bus 0 link: 0 done
+Done reading resources.
+Show resources in subtree (Root Device)...After reading.
+ Root Device child on link 0 CPU_CLUSTER: 0
+  CPU_CLUSTER: 0 child on link 0 APIC: 00
+   APIC: 00
+   APIC: 01
+  DOMAIN: 0000 child on link 0 PCI: 00:00.0
+  DOMAIN: 0000 resource base 0 size 0 align 0 gran 0 limit ffff flags 40040100 index 10000000
+  DOMAIN: 0000 resource base 0 size 0 align 0 gran 0 limit ffffffff flags 40040200 index 10000100
+   PCI: 00:00.0
+   PCI: 00:00.0 resource base f8000000 size 4000000 align 0 gran 0 limit 0 flags f0000200 index c0010058
+   PCI: 00:01.0
+   PCI: 00:01.0 resource base 0 size 10000000 align 28 gran 28 limit ffffffff flags 1200 index 10
+   PCI: 00:01.0 resource base 0 size 100 align 8 gran 8 limit ffff flags 100 index 14
+   PCI: 00:01.0 resource base 0 size 40000 align 18 gran 18 limit ffffffff flags 200 index 18
+   PCI: 00:04.0
+   PCI: 00:05.0 child on link 0 PCI: 01:00.0
+   PCI: 00:05.0 resource base 0 size 0 align 12 gran 12 limit ffffffff flags 80102 index 1c
+   PCI: 00:05.0 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24
+   PCI: 00:05.0 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
+    PCI: 01:00.0
+    PCI: 01:00.0 resource base 0 size 100 align 8 gran 8 limit ffff flags 100 index 10
+    PCI: 01:00.0 resource base 0 size 1000 align 12 gran 12 limit ffffffffffffffff flags 1201 index 18
+    PCI: 01:00.0 resource base 0 size 4000 align 14 gran 14 limit ffffffffffffffff flags 1201 index 20
+    PCI: 01:00.0 resource base 0 size 10000 align 16 gran 16 limit ffffffff flags 2200 index 30
+   PCI: 00:06.0
+   PCI: 00:07.0
+   PCI: 00:08.0
+   PCI: 00:11.0
+   PCI: 00:11.0 resource base 0 size 8 align 3 gran 3 limit ffff flags 100 index 10
+   PCI: 00:11.0 resource base 0 size 4 align 2 gran 2 limit ffff flags 100 index 14
+   PCI: 00:11.0 resource base 0 size 8 align 3 gran 3 limit ffff flags 100 index 18
+   PCI: 00:11.0 resource base 0 size 4 align 2 gran 2 limit ffff flags 100 index 1c
+   PCI: 00:11.0 resource base 0 size 10 align 4 gran 4 limit ffff flags 100 index 20
+   PCI: 00:11.0 resource base 0 size 400 align 12 gran 10 limit ffffffff flags 200 index 24
+   PCI: 00:12.0
+   PCI: 00:12.0 resource base 0 size 1000 align 12 gran 12 limit ffffffff flags 200 index 10
+   PCI: 00:12.1
+   PCI: 00:12.2
+   PCI: 00:12.2 resource base 0 size 100 align 12 gran 8 limit ffffffff flags 200 index 10
+   PCI: 00:13.0
+   PCI: 00:13.0 resource base 0 size 1000 align 12 gran 12 limit ffffffff flags 200 index 10
+   PCI: 00:13.1
+   PCI: 00:13.2
+   PCI: 00:13.2 resource base 0 size 100 align 12 gran 8 limit ffffffff flags 200 index 10
+   PCI: 00:14.0
+   PCI: 00:14.1
+   PCI: 00:14.2
+   PCI: 00:14.2 resource base 0 size 4000 align 14 gran 14 limit ffffffffffffffff flags 201 index 10
+   PCI: 00:14.3
+   PCI: 00:14.3 resource base 0 size 1000 align 0 gran 0 limit 0 flags c0040100 index 10000000
+   PCI: 00:14.3 resource base ff800000 size 800000 align 0 gran 0 limit 0 flags c0040200 index 10000100
+   PCI: 00:14.3 resource base fec10000 size 400 align 0 gran 0 limit 0 flags e0040200 index 2
+   PCI: 00:14.3 resource base fec00000 size 1000 align 0 gran 0 limit 0 flags c0000200 index 3
+   PCI: 00:14.4
+   PCI: 00:14.4 resource base 0 size 0 align 12 gran 12 limit ffff flags 80102 index 1c
+   PCI: 00:14.4 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 81202 index 24
+   PCI: 00:14.4 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
+   PCI: 00:14.5
+   PCI: 00:15.0
+   PCI: 00:15.0 resource base 0 size 0 align 12 gran 12 limit ffffffff flags 80102 index 1c
+   PCI: 00:15.0 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24
+   PCI: 00:15.0 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
+   PCI: 00:15.1
+   PCI: 00:15.1 resource base 0 size 0 align 12 gran 12 limit ffffffff flags 80102 index 1c
+   PCI: 00:15.1 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24
+   PCI: 00:15.1 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
+   PCI: 00:15.2
+   PCI: 00:15.2 resource base 0 size 0 align 12 gran 12 limit ffffffff flags 80102 index 1c
+   PCI: 00:15.2 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24
+   PCI: 00:15.2 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
+   PCI: 00:15.3
+   PCI: 00:15.3 resource base 0 size 0 align 12 gran 12 limit ffffffff flags 80102 index 1c
+   PCI: 00:15.3 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24
+   PCI: 00:15.3 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
+   PCI: 00:16.0
+   PCI: 00:16.2
+   PCI: 00:18.0
+   PCI: 00:18.1
+   PCI: 00:18.2
+   PCI: 00:18.3
+   PCI: 00:18.4
+   PCI: 00:18.5
+   PCI: 00:18.6
+   PCI: 00:18.7
+DOMAIN: 0000 io: base: 0 size: 0 align: 0 gran: 0 limit: ffff
+PCI: 00:05.0 io: base: 0 size: 0 align: 12 gran: 12 limit: ffffffff
+PCI: 01:00.0 10 *  [0x0 - 0xff] io
+PCI: 00:05.0 io: base: 100 size: 1000 align: 12 gran: 12 limit: ffff done
+PCI: 00:14.4 io: base: 0 size: 0 align: 12 gran: 12 limit: ffff
+PCI: 00:14.4 io: base: 0 size: 0 align: 12 gran: 12 limit: ffff done
+PCI: 00:15.0 io: base: 0 size: 0 align: 12 gran: 12 limit: ffffffff
+PCI: 00:15.0 io: base: 0 size: 0 align: 12 gran: 12 limit: ffffffff done
+PCI: 00:15.1 io: base: 0 size: 0 align: 12 gran: 12 limit: ffffffff
+PCI: 00:15.1 io: base: 0 size: 0 align: 12 gran: 12 limit: ffffffff done
+PCI: 00:15.2 io: base: 0 size: 0 align: 12 gran: 12 limit: ffffffff
+PCI: 00:15.2 io: base: 0 size: 0 align: 12 gran: 12 limit: ffffffff done
+PCI: 00:15.3 io: base: 0 size: 0 align: 12 gran: 12 limit: ffffffff
+PCI: 00:15.3 io: base: 0 size: 0 align: 12 gran: 12 limit: ffffffff done
+PCI: 00:05.0 1c *  [0x0 - 0xfff] io
+PCI: 00:01.0 14 *  [0x1000 - 0x10ff] io
+PCI: 00:11.0 20 *  [0x1400 - 0x140f] io
+PCI: 00:11.0 10 *  [0x1410 - 0x1417] io
+PCI: 00:11.0 18 *  [0x1418 - 0x141f] io
+PCI: 00:11.0 14 *  [0x1420 - 0x1423] io
+PCI: 00:11.0 1c *  [0x1424 - 0x1427] io
+DOMAIN: 0000 io: base: 1428 size: 1428 align: 12 gran: 0 limit: ffff done
+DOMAIN: 0000 mem: base: 0 size: 0 align: 0 gran: 0 limit: ffffffff
+PCI: 00:05.0 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff
+PCI: 01:00.0 20 *  [0x0 - 0x3fff] prefmem
+PCI: 01:00.0 18 *  [0x4000 - 0x4fff] prefmem
+PCI: 00:05.0 prefmem: base: 5000 size: 100000 align: 20 gran: 20 limit: ffffffffffffffff done
+PCI: 00:05.0 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
+PCI: 01:00.0 30 *  [0x0 - 0xffff] mem
+PCI: 00:05.0 mem: base: 10000 size: 100000 align: 20 gran: 20 limit: ffffffff done
+PCI: 00:14.4 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
+PCI: 00:14.4 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done
+PCI: 00:14.4 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
+PCI: 00:14.4 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done
+PCI: 00:15.0 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff
+PCI: 00:15.0 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
+PCI: 00:15.0 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
+PCI: 00:15.0 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done
+PCI: 00:15.1 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff
+PCI: 00:15.1 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
+PCI: 00:15.1 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
+PCI: 00:15.1 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done
+PCI: 00:15.2 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff
+PCI: 00:15.2 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
+PCI: 00:15.2 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
+PCI: 00:15.2 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done
+PCI: 00:15.3 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff
+PCI: 00:15.3 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
+PCI: 00:15.3 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
+PCI: 00:15.3 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done
+PCI: 00:01.0 10 *  [0x0 - 0xfffffff] prefmem
+PCI: 00:05.0 24 *  [0x10000000 - 0x100fffff] prefmem
+PCI: 00:05.0 20 *  [0x10100000 - 0x101fffff] mem
+PCI: 00:01.0 18 *  [0x10200000 - 0x1023ffff] mem
+PCI: 00:14.2 10 *  [0x10240000 - 0x10243fff] mem
+PCI: 00:12.0 10 *  [0x10244000 - 0x10244fff] mem
+PCI: 00:13.0 10 *  [0x10245000 - 0x10245fff] mem
+PCI: 00:11.0 24 *  [0x10246000 - 0x102463ff] mem
+PCI: 00:12.2 10 *  [0x10247000 - 0x102470ff] mem
+PCI: 00:13.2 10 *  [0x10248000 - 0x102480ff] mem
+DOMAIN: 0000 mem: base: 10248100 size: 10248100 align: 28 gran: 0 limit: ffffffff done
+avoid_fixed_resources: DOMAIN: 0000
+avoid_fixed_resources:@DOMAIN: 0000 10000000 limit 0000ffff
+avoid_fixed_resources:@DOMAIN: 0000 10000100 limit ffffffff
+constrain_resources: PCI: 00:00.0 c0010058 base f8000000 limit fbffffff mem (fixed)
+constrain_resources: PCI: 00:14.3 10000000 base 00000000 limit 00000fff io (fixed)
+avoid_fixed_resources:@DOMAIN: 0000 10000000 base 00001000 limit 0000ffff
+avoid_fixed_resources:@DOMAIN: 0000 10000100 base e0000000 limit f7ffffff
+Setting resources...
+DOMAIN: 0000 io: base:1000 size:1428 align:12 gran:0 limit:ffff
+PCI: 00:05.0 1c *  [0x1000 - 0x1fff] io
+PCI: 00:01.0 14 *  [0x2000 - 0x20ff] io
+PCI: 00:11.0 20 *  [0x2400 - 0x240f] io
+PCI: 00:11.0 10 *  [0x2410 - 0x2417] io
+PCI: 00:11.0 18 *  [0x2418 - 0x241f] io
+PCI: 00:11.0 14 *  [0x2420 - 0x2423] io
+PCI: 00:11.0 1c *  [0x2424 - 0x2427] io
+DOMAIN: 0000 io: next_base: 2428 size: 1428 align: 12 gran: 0 done
+PCI: 00:05.0 io: base:1000 size:1000 align:12 gran:12 limit:1fff
+PCI: 01:00.0 10 *  [0x1000 - 0x10ff] io
+PCI: 00:05.0 io: next_base: 1100 size: 1000 align: 12 gran: 12 done
+PCI: 00:14.4 io: base:ffff size:0 align:12 gran:12 limit:ffff
+PCI: 00:14.4 io: next_base: ffff size: 0 align: 12 gran: 12 done
+PCI: 00:15.0 io: base:ffff size:0 align:12 gran:12 limit:ffff
+PCI: 00:15.0 io: next_base: ffff size: 0 align: 12 gran: 12 done
+PCI: 00:15.1 io: base:ffff size:0 align:12 gran:12 limit:ffff
+PCI: 00:15.1 io: next_base: ffff size: 0 align: 12 gran: 12 done
+PCI: 00:15.2 io: base:ffff size:0 align:12 gran:12 limit:ffff
+PCI: 00:15.2 io: next_base: ffff size: 0 align: 12 gran: 12 done
+PCI: 00:15.3 io: base:ffff size:0 align:12 gran:12 limit:ffff
+PCI: 00:15.3 io: next_base: ffff size: 0 align: 12 gran: 12 done
+DOMAIN: 0000 mem: base:e0000000 size:10248100 align:28 gran:0 limit:f7ffffff
+PCI: 00:01.0 10 *  [0xe0000000 - 0xefffffff] prefmem
+PCI: 00:05.0 24 *  [0xf0000000 - 0xf00fffff] prefmem
+PCI: 00:05.0 20 *  [0xf0100000 - 0xf01fffff] mem
+PCI: 00:01.0 18 *  [0xf0200000 - 0xf023ffff] mem
+PCI: 00:14.2 10 *  [0xf0240000 - 0xf0243fff] mem
+PCI: 00:12.0 10 *  [0xf0244000 - 0xf0244fff] mem
+PCI: 00:13.0 10 *  [0xf0245000 - 0xf0245fff] mem
+PCI: 00:11.0 24 *  [0xf0246000 - 0xf02463ff] mem
+PCI: 00:12.2 10 *  [0xf0247000 - 0xf02470ff] mem
+PCI: 00:13.2 10 *  [0xf0248000 - 0xf02480ff] mem
+DOMAIN: 0000 mem: next_base: f0248100 size: 10248100 align: 28 gran: 0 done
+PCI: 00:05.0 prefmem: base:f0000000 size:100000 align:20 gran:20 limit:f00fffff
+PCI: 01:00.0 20 *  [0xf0000000 - 0xf0003fff] prefmem
+PCI: 01:00.0 18 *  [0xf0004000 - 0xf0004fff] prefmem
+PCI: 00:05.0 prefmem: next_base: f0005000 size: 100000 align: 20 gran: 20 done
+PCI: 00:05.0 mem: base:f0100000 size:100000 align:20 gran:20 limit:f01fffff
+PCI: 01:00.0 30 *  [0xf0100000 - 0xf010ffff] mem
+PCI: 00:05.0 mem: next_base: f0110000 size: 100000 align: 20 gran: 20 done
+PCI: 00:14.4 prefmem: base:f7ffffff size:0 align:20 gran:20 limit:f7ffffff
+PCI: 00:14.4 prefmem: next_base: f7ffffff size: 0 align: 20 gran: 20 done
+PCI: 00:14.4 mem: base:f7ffffff size:0 align:20 gran:20 limit:f7ffffff
+PCI: 00:14.4 mem: next_base: f7ffffff size: 0 align: 20 gran: 20 done
+PCI: 00:15.0 prefmem: base:f7ffffff size:0 align:20 gran:20 limit:f7ffffff
+PCI: 00:15.0 prefmem: next_base: f7ffffff size: 0 align: 20 gran: 20 done
+PCI: 00:15.0 mem: base:f7ffffff size:0 align:20 gran:20 limit:f7ffffff
+PCI: 00:15.0 mem: next_base: f7ffffff size: 0 align: 20 gran: 20 done
+PCI: 00:15.1 prefmem: base:f7ffffff size:0 align:20 gran:20 limit:f7ffffff
+PCI: 00:15.1 prefmem: next_base: f7ffffff size: 0 align: 20 gran: 20 done
+PCI: 00:15.1 mem: base:f7ffffff size:0 align:20 gran:20 limit:f7ffffff
+PCI: 00:15.1 mem: next_base: f7ffffff size: 0 align: 20 gran: 20 done
+PCI: 00:15.2 prefmem: base:f7ffffff size:0 align:20 gran:20 limit:f7ffffff
+PCI: 00:15.2 prefmem: next_base: f7ffffff size: 0 align: 20 gran: 20 done
+PCI: 00:15.2 mem: base:f7ffffff size:0 align:20 gran:20 limit:f7ffffff
+PCI: 00:15.2 mem: next_base: f7ffffff size: 0 align: 20 gran: 20 done
+PCI: 00:15.3 prefmem: base:f7ffffff size:0 align:20 gran:20 limit:f7ffffff
+PCI: 00:15.3 prefmem: next_base: f7ffffff size: 0 align: 20 gran: 20 done
+PCI: 00:15.3 mem: base:f7ffffff size:0 align:20 gran:20 limit:f7ffffff
+PCI: 00:15.3 mem: next_base: f7ffffff size: 0 align: 20 gran: 20 done
+Root Device assign_resources, bus 0 link: 0
+
+Fam14h - domain_set_resources
+  amsr - incoming dev = 00130ac0
+adsr: (before) basek = 0, limitk = 3effffff.
+adsr: (after) basek = 0, limitk = fbfff, sizek = fc000.
+adsr - 0xa0000 to 0xbffff resource.
+adsr: mmio_basek=00380000, basek=00000300, limitk=000fbfff
+0: mmio_basek=00380000, basek=00000300, limitk=000fbfff
+  adsr - mmio_basek = 380000.
+DOMAIN: 0000 assign_resources, bus 0 link: 0
+
+Fam14h - nb_set_resources
+
+Fam14h - create_vga_resource
+
+Fam14h - set_resource
+PCI: 00:01.0 10 <- [0x00e0000000 - 0x00efffffff] size 0x10000000 gran 0x1c prefmem
+PCI: 00:01.0 14 <- [0x0000002000 - 0x00000020ff] size 0x00000100 gran 0x08 io
+PCI: 00:01.0 18 <- [0x00f0200000 - 0x00f023ffff] size 0x00040000 gran 0x12 mem
+PCI: 00:05.0 1c <- [0x0000001000 - 0x0000001fff] size 0x00001000 gran 0x0c bus 01 io
+PCI: 00:05.0 24 <- [0x00f0000000 - 0x00f00fffff] size 0x00100000 gran 0x14 bus 01 prefmem
+PCI: 00:05.0 20 <- [0x00f0100000 - 0x00f01fffff] size 0x00100000 gran 0x14 bus 01 mem
+PCI: 00:05.0 assign_resources, bus 1 link: 0
+PCI: 01:00.0 10 <- [0x0000001000 - 0x00000010ff] size 0x00000100 gran 0x08 io
+PCI: 01:00.0 18 <- [0x00f0004000 - 0x00f0004fff] size 0x00001000 gran 0x0c prefmem64
+PCI: 01:00.0 20 <- [0x00f0000000 - 0x00f0003fff] size 0x00004000 gran 0x0e prefmem64
+PCI: 01:00.0 30 <- [0x00f0100000 - 0x00f010ffff] size 0x00010000 gran 0x10 romem
+PCI: 00:05.0 assign_resources, bus 1 link: 0
+PCI: 00:11.0 10 <- [0x0000002410 - 0x0000002417] size 0x00000008 gran 0x03 io
+PCI: 00:11.0 14 <- [0x0000002420 - 0x0000002423] size 0x00000004 gran 0x02 io
+PCI: 00:11.0 18 <- [0x0000002418 - 0x000000241f] size 0x00000008 gran 0x03 io
+PCI: 00:11.0 1c <- [0x0000002424 - 0x0000002427] size 0x00000004 gran 0x02 io
+PCI: 00:11.0 20 <- [0x0000002400 - 0x000000240f] size 0x00000010 gran 0x04 io
+PCI: 00:11.0 24 <- [0x00f0246000 - 0x00f02463ff] size 0x00000400 gran 0x0a mem
+PCI: 00:12.0 10 <- [0x00f0244000 - 0x00f0244fff] size 0x00001000 gran 0x0c mem
+PCI: 00:12.2 10 <- [0x00f0247000 - 0x00f02470ff] size 0x00000100 gran 0x08 mem
+PCI: 00:13.0 10 <- [0x00f0245000 - 0x00f0245fff] size 0x00001000 gran 0x0c mem
+PCI: 00:13.2 10 <- [0x00f0248000 - 0x00f02480ff] size 0x00000100 gran 0x08 mem
+PCI: 00:14.2 10 <- [0x00f0240000 - 0x00f0243fff] size 0x00004000 gran 0x0e mem64
+SB800 - Lpc.c - lpc_set_resources - Start.
+SB800 - Lpc.c - lpc_set_resources - End.
+PCI: 00:14.4 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 02 io
+PCI: 00:14.4 24 <- [0x00f7ffffff - 0x00f7fffffe] size 0x00000000 gran 0x14 bus 02 prefmem
+PCI: 00:14.4 20 <- [0x00f7ffffff - 0x00f7fffffe] size 0x00000000 gran 0x14 bus 02 mem
+PCI: 00:15.0 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 03 io
+PCI: 00:15.0 24 <- [0x00f7ffffff - 0x00f7fffffe] size 0x00000000 gran 0x14 bus 03 prefmem
+PCI: 00:15.0 20 <- [0x00f7ffffff - 0x00f7fffffe] size 0x00000000 gran 0x14 bus 03 mem
+PCI: 00:15.1 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 04 io
+PCI: 00:15.1 24 <- [0x00f7ffffff - 0x00f7fffffe] size 0x00000000 gran 0x14 bus 04 prefmem
+PCI: 00:15.1 20 <- [0x00f7ffffff - 0x00f7fffffe] size 0x00000000 gran 0x14 bus 04 mem
+PCI: 00:15.2 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 05 io
+PCI: 00:15.2 24 <- [0x00f7ffffff - 0x00f7fffffe] size 0x00000000 gran 0x14 bus 05 prefmem
+PCI: 00:15.2 20 <- [0x00f7ffffff - 0x00f7fffffe] size 0x00000000 gran 0x14 bus 05 mem
+PCI: 00:15.3 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 06 io
+PCI: 00:15.3 24 <- [0x00f7ffffff - 0x00f7fffffe] size 0x00000000 gran 0x14 bus 06 prefmem
+PCI: 00:15.3 20 <- [0x00f7ffffff - 0x00f7fffffe] size 0x00000000 gran 0x14 bus 06 mem
+DOMAIN: 0000 assign_resources, bus 0 link: 0
+  adsr - leaving this lovely routine.
+Root Device assign_resources, bus 0 link: 0
+Done setting resources.
+Show resources in subtree (Root Device)...After assigning values.
+ Root Device child on link 0 CPU_CLUSTER: 0
+  CPU_CLUSTER: 0 child on link 0 APIC: 00
+   APIC: 00
+   APIC: 01
+  DOMAIN: 0000 child on link 0 PCI: 00:00.0
+  DOMAIN: 0000 resource base 1000 size 1428 align 12 gran 0 limit ffff flags 40040100 index 10000000
+  DOMAIN: 0000 resource base e0000000 size 10248100 align 28 gran 0 limit f7ffffff flags 40040200 index 10000100
+  DOMAIN: 0000 resource base 0 size a0000 align 0 gran 0 limit 0 flags e0004200 index 10
+  DOMAIN: 0000 resource base c0000 size 3ef3fc00 align 0 gran 0 limit 0 flags e0004200 index 20
+  DOMAIN: 0000 resource base 2f000000 size 10000000 align 0 gran 0 limit 0 flags f0000200 index 7
+   PCI: 00:00.0
+   PCI: 00:00.0 resource base f8000000 size 4000000 align 0 gran 0 limit 0 flags f0000200 index c0010058
+   PCI: 00:01.0
+   PCI: 00:01.0 resource base e0000000 size 10000000 align 28 gran 28 limit efffffff flags 60001200 index 10
+   PCI: 00:01.0 resource base 2000 size 100 align 8 gran 8 limit 20ff flags 60000100 index 14
+   PCI: 00:01.0 resource base f0200000 size 40000 align 18 gran 18 limit f023ffff flags 60000200 index 18
+   PCI: 00:04.0
+   PCI: 00:05.0 child on link 0 PCI: 01:00.0
+   PCI: 00:05.0 resource base 1000 size 1000 align 12 gran 12 limit 1fff flags 60080102 index 1c
+   PCI: 00:05.0 resource base f0000000 size 100000 align 20 gran 20 limit f00fffff flags 60081202 index 24
+   PCI: 00:05.0 resource base f0100000 size 100000 align 20 gran 20 limit f01fffff flags 60080202 index 20
+    PCI: 01:00.0
+    PCI: 01:00.0 resource base 1000 size 100 align 8 gran 8 limit 10ff flags 60000100 index 10
+    PCI: 01:00.0 resource base f0004000 size 1000 align 12 gran 12 limit f0004fff flags 60001201 index 18
+    PCI: 01:00.0 resource base f0000000 size 4000 align 14 gran 14 limit f0003fff flags 60001201 index 20
+    PCI: 01:00.0 resource base f0100000 size 10000 align 16 gran 16 limit f010ffff flags 60002200 index 30
+   PCI: 00:06.0
+   PCI: 00:07.0
+   PCI: 00:08.0
+   PCI: 00:11.0
+   PCI: 00:11.0 resource base 2410 size 8 align 3 gran 3 limit 2417 flags 60000100 index 10
+   PCI: 00:11.0 resource base 2420 size 4 align 2 gran 2 limit 2423 flags 60000100 index 14
+   PCI: 00:11.0 resource base 2418 size 8 align 3 gran 3 limit 241f flags 60000100 index 18
+   PCI: 00:11.0 resource base 2424 size 4 align 2 gran 2 limit 2427 flags 60000100 index 1c
+   PCI: 00:11.0 resource base 2400 size 10 align 4 gran 4 limit 240f flags 60000100 index 20
+   PCI: 00:11.0 resource base f0246000 size 400 align 12 gran 10 limit f02463ff flags 60000200 index 24
+   PCI: 00:12.0
+   PCI: 00:12.0 resource base f0244000 size 1000 align 12 gran 12 limit f0244fff flags 60000200 index 10
+   PCI: 00:12.1
+   PCI: 00:12.2
+   PCI: 00:12.2 resource base f0247000 size 100 align 12 gran 8 limit f02470ff flags 60000200 index 10
+   PCI: 00:13.0
+   PCI: 00:13.0 resource base f0245000 size 1000 align 12 gran 12 limit f0245fff flags 60000200 index 10
+   PCI: 00:13.1
+   PCI: 00:13.2
+   PCI: 00:13.2 resource base f0248000 size 100 align 12 gran 8 limit f02480ff flags 60000200 index 10
+   PCI: 00:14.0
+   PCI: 00:14.1
+   PCI: 00:14.2
+   PCI: 00:14.2 resource base f0240000 size 4000 align 14 gran 14 limit f0243fff flags 60000201 index 10
+   PCI: 00:14.3
+   PCI: 00:14.3 resource base 0 size 1000 align 0 gran 0 limit 0 flags c0040100 index 10000000
+   PCI: 00:14.3 resource base ff800000 size 800000 align 0 gran 0 limit 0 flags c0040200 index 10000100
+   PCI: 00:14.3 resource base fec10000 size 400 align 0 gran 0 limit 0 flags e0040200 index 2
+   PCI: 00:14.3 resource base fec00000 size 1000 align 0 gran 0 limit 0 flags c0000200 index 3
+   PCI: 00:14.4
+   PCI: 00:14.4 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c
+   PCI: 00:14.4 resource base f7ffffff size 0 align 20 gran 20 limit f7ffffff flags 60081202 index 24
+   PCI: 00:14.4 resource base f7ffffff size 0 align 20 gran 20 limit f7ffffff flags 60080202 index 20
+   PCI: 00:14.5
+   PCI: 00:15.0
+   PCI: 00:15.0 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c
+   PCI: 00:15.0 resource base f7ffffff size 0 align 20 gran 20 limit f7ffffff flags 60081202 index 24
+   PCI: 00:15.0 resource base f7ffffff size 0 align 20 gran 20 limit f7ffffff flags 60080202 index 20
+   PCI: 00:15.1
+   PCI: 00:15.1 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c
+   PCI: 00:15.1 resource base f7ffffff size 0 align 20 gran 20 limit f7ffffff flags 60081202 index 24
+   PCI: 00:15.1 resource base f7ffffff size 0 align 20 gran 20 limit f7ffffff flags 60080202 index 20
+   PCI: 00:15.2
+   PCI: 00:15.2 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c
+   PCI: 00:15.2 resource base f7ffffff size 0 align 20 gran 20 limit f7ffffff flags 60081202 index 24
+   PCI: 00:15.2 resource base f7ffffff size 0 align 20 gran 20 limit f7ffffff flags 60080202 index 20
+   PCI: 00:15.3
+   PCI: 00:15.3 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c
+   PCI: 00:15.3 resource base f7ffffff size 0 align 20 gran 20 limit f7ffffff flags 60081202 index 24
+   PCI: 00:15.3 resource base f7ffffff size 0 align 20 gran 20 limit f7ffffff flags 60080202 index 20
+   PCI: 00:16.0
+   PCI: 00:16.2
+   PCI: 00:18.0
+   PCI: 00:18.1
+   PCI: 00:18.2
+   PCI: 00:18.3
+   PCI: 00:18.4
+   PCI: 00:18.5
+   PCI: 00:18.6
+   PCI: 00:18.7
+Done allocating resources.
+BS: BS_DEV_RESOURCES times (us): entry 0 run 85967 exit 0
+Warning: Can't write PCI_INTR 0xC00/0xC01 registers because
+'mainboard_picr_data' or 'mainboard_intr_data' tables are NULL
+Warning: Can't write PCI IRQ assignments because 'mainboard_pirq_data' structure does not exist
+Enabling resources...
+
+Fam14h - domain_enable_resources
+agesawrapper_amdinitmid() returned AGESA_SUCCESS
+  ader - leaving domain_enable_resources.
+PCI: 00:00.0 cmd <- 06
+PCI: 00:01.0 subsystem <- 1022/1510
+PCI: 00:01.0 cmd <- 07
+PCI: 00:05.0 bridge ctrl <- 0003
+PCI: 00:05.0 cmd <- 07
+PCI: 00:11.0 subsystem <- 1022/1510
+PCI: 00:11.0 cmd <- 03
+PCI: 00:12.0 subsystem <- 1022/1510
+PCI: 00:12.0 cmd <- 02
+PCI: 00:12.2 subsystem <- 1022/1510
+PCI: 00:12.2 cmd <- 02
+PCI: 00:13.0 subsystem <- 1022/1510
+PCI: 00:13.0 cmd <- 02
+PCI: 00:13.2 subsystem <- 1022/1510
+PCI: 00:13.2 cmd <- 02
+PCI: 00:14.0 subsystem <- 1022/1510
+PCI: 00:14.0 cmd <- 403
+PCI: 00:14.2 subsystem <- 1022/1510
+PCI: 00:14.2 cmd <- 02
+PCI: 00:14.3 subsystem <- 1022/1510
+PCI: 00:14.3 cmd <- 0f
+PCI: 00:14.4 bridge ctrl <- 0003
+PCI: 00:14.4 cmd <- 21
+PCI: 00:15.0 bridge ctrl <- 0003
+PCI: 00:15.0 cmd <- 00
+PCI: 00:15.1 bridge ctrl <- 0003
+PCI: 00:15.1 cmd <- 00
+PCI: 00:15.2 bridge ctrl <- 0003
+PCI: 00:15.2 cmd <- 00
+PCI: 00:15.3 bridge ctrl <- 0003
+PCI: 00:15.3 cmd <- 00
+PCI: 00:18.0 subsystem <- 1022/1510
+PCI: 00:18.0 cmd <- 00
+PCI: 00:18.1 subsystem <- 1022/1510
+PCI: 00:18.1 cmd <- 00
+PCI: 00:18.2 subsystem <- 1022/1510
+PCI: 00:18.2 cmd <- 00
+PCI: 00:18.3 subsystem <- 1022/1510
+PCI: 00:18.3 cmd <- 00
+PCI: 00:18.4 subsystem <- 1022/1510
+PCI: 00:18.4 cmd <- 00
+PCI: 00:18.5 subsystem <- 1022/1510
+PCI: 00:18.5 cmd <- 00
+PCI: 00:18.6 subsystem <- 1022/1510
+PCI: 00:18.6 cmd <- 00
+PCI: 00:18.7 subsystem <- 1022/1510
+PCI: 00:18.7 cmd <- 00
+PCI: 01:00.0 cmd <- 03
+done.
+BS: BS_DEV_ENABLE times (us): entry 764 run 19338 exit 0
+Initializing devices...
+Root Device init ...
+Root Device init finished in 77 usecs
+CPU_CLUSTER: 0 init ...
+start_eip=0x00001000, code_size=0x00000031
+Initializing CPU #0
+CPU: vendor AMD device 500f20
+CPU: family 14, model 02, stepping 00
+Model 14 Init.
+
+MTRR check
+Fixed MTRRs   : Enabled
+Variable MTRRs: Enabled
+
+Enabling cache
+Setting up local APIC... apic_id: 0x00 done.
+siblings = 01, CPU #0 initialized
+CPU1: stack_base 00134000, stack_end 00134ff8
+Asserting INIT.
+Waiting for send to finish...
++Deasserting INIT.
+Waiting for send to finish...
++#startup loops: 2.
+Sending STARTUP #1 to 1.
+After apic_write.
+Startup point 1.
+Waiting for send to finish...
++Sending STARTUP #2 to 1.
+After apic_write.
+Startup point 1.
+Waiting for send to finish...
++After Startup.
+Initializing CPU #1
+Waiting for 1 CPUS to stop
+CPU: vendor AMD device 500f20
+CPU: family 14, model 02, stepping 00
+Model 14 Init.
+
+MTRR check
+Fixed MTRRs   : Enabled
+Variable MTRRs: Enabled
+
+Enabling cache
+Setting up local APIC... apic_id: 0x01 done.
+siblings = 01, CPU #1 initialized
+All AP CPUs stopped (218 loops)
+CPU0: stack: 00135000 - 00136000, lowest used address 0013577c, stack used: 2180 bytes
+CPU1: stack: 00134000 - 00135000, lowest used address 00134df8, stack used: 520 bytes
+CPU_CLUSTER: 0 init finished in 17714 usecs
+DOMAIN: 0000 init ...
+DOMAIN: 0000 init finished in 57 usecs
+PCI: 00:00.0 init ...
+Northbridge init
+PCI: 00:00.0 init finished in 102 usecs
+PCI: 00:01.0 init ...
+PCI: 00:01.0 init finished in 57 usecs
+PCI: 00:11.0 init ...
+AHCI controller IOMEM base: f0246000, IRQ: 0x0
+Number of Ports: 0x6, Port implemented(bit map): 0x3f
+AHCI/RAID controller initialized
+PCI: 00:11.0 init finished in 401 usecs
+PCI: 00:14.0 init ...
+PCI: 00:14.0 init finished in 57 usecs
+PCI: 00:14.3 init ...
+SB800 - Late.c - lpc_init - Start.
+RTC Init
+SB800 - Late.c - lpc_init - End.
+PCI: 00:14.3 init finished in 296 usecs
+PCI: 00:18.0 init ...
+PCI: 00:18.0 init finished in 57 usecs
+PCI: 00:18.1 init ...
+PCI: 00:18.1 init finished in 57 usecs
+PCI: 00:18.2 init ...
+PCI: 00:18.2 init finished in 57 usecs
+PCI: 00:18.3 init ...
+PCI: 00:18.3 init finished in 57 usecs
+PCI: 00:18.4 init ...
+PCI: 00:18.4 init finished in 57 usecs
+PCI: 00:18.5 init ...
+PCI: 00:18.5 init finished in 57 usecs
+PCI: 00:18.6 init ...
+PCI: 00:18.6 init finished in 57 usecs
+PCI: 00:18.7 init ...
+PCI: 00:18.7 init finished in 57 usecs
+PCI: 01:00.0 init ...
+PCI: 01:00.0 init finished in 57 usecs
+Devices initialized
+Show all devs... After init.
+Root Device: enabled 1
+CPU_CLUSTER: 0: enabled 1
+APIC: 00: enabled 1
+DOMAIN: 0000: enabled 1
+PCI: 00:00.0: enabled 1
+PCI: 00:01.0: enabled 1
+PCI: 00:04.0: enabled 0
+PCI: 00:05.0: enabled 1
+PCI: 00:06.0: enabled 0
+PCI: 00:07.0: enabled 0
+PCI: 00:08.0: enabled 0
+PCI: 00:11.0: enabled 1
+PCI: 00:12.0: enabled 1
+PCI: 00:12.1: enabled 0
+PCI: 00:12.2: enabled 1
+PCI: 00:13.0: enabled 1
+PCI: 00:13.1: enabled 0
+PCI: 00:13.2: enabled 1
+PCI: 00:14.0: enabled 1
+PCI: 00:14.1: enabled 0
+PCI: 00:14.2: enabled 1
+PCI: 00:14.3: enabled 1
+PCI: 00:14.4: enabled 1
+PCI: 00:14.5: enabled 0
+PCI: 00:15.0: enabled 1
+PCI: 00:15.1: enabled 1
+PCI: 00:16.0: enabled 0
+PCI: 00:16.2: enabled 0
+PCI: 00:18.0: enabled 1
+PCI: 00:18.1: enabled 1
+PCI: 00:18.2: enabled 1
+PCI: 00:18.3: enabled 1
+PCI: 00:18.4: enabled 1
+PCI: 00:18.5: enabled 1
+PCI: 00:18.6: enabled 1
+PCI: 00:18.7: enabled 1
+APIC: 01: enabled 1
+PCI: 00:15.2: enabled 1
+PCI: 00:15.3: enabled 1
+PCI: 01:00.0: enabled 1
+BS: BS_DEV_INIT times (us): entry 0 run 24695 exit 0
+CBMEM:
+IMD: root @ 2efff000 254 entries.
+IMD: root @ 2effec00 62 entries.
+Moving GDT to 2effea00...ok
+Finalize devices...
+Devices finalized
+agesawrapper_amdinitlate() returned AGESA_SUCCESS
+agesawrapper_amdS3Save() returned AGESA_SUCCESS
+Manufacturer: ef
+SF: Detected W25Q16 with sector size 0x1000, total 0x200000
+SF: Successfully erased 4096 bytes @ 0xffff1000
+Manufacturer: ef
+SF: Detected W25Q16 with sector size 0x1000, total 0x200000
+SF: Successfully erased 4096 bytes @ 0xffff0000
+BS: BS_POST_DEVICE times (us): entry 328 run 104 exit 63737
+BS: BS_OS_RESUME_CHECK times (us): entry 0 run 3 exit 0
+Writing IRQ routing tables to 0xf0000...write_pirq_routing_table done.
+Writing IRQ routing tables to 0x2ee6f000...write_pirq_routing_table done.
+PIRQ table: 48 bytes.
+Wrote the mp table end at: 000f0410 - 000f060c
+Wrote the mp table end at: 2ee6e010 - 2ee6e20c
+MP table: 524 bytes.
+CBFS: 'Master Header Locator' located CBFS at [100:1fffc0)
+CBFS: Locating 'fallback/dsdt.aml'
+CBFS: Found @ offset 55c40 size 24df
+CBFS: 'Master Header Locator' located CBFS at [100:1fffc0)
+CBFS: Locating 'fallback/slic'
+CBFS: 'fallback/slic' not found.
+ACPI: Writing ACPI tables at 2ee4a000.
+ACPI:    * FACS
+ACPI:    * DSDT
+ACPI:    * FADT
+ACPI_BLK_BASE: 0x0800
+ACPI: added table 1/32, length now 40
+ACPI:     * SSDT
+ACPI: added table 2/32, length now 44
+ACPI:    * MCFG
+ACPI:    * TCPA
+TCPA log created at 2ee3a000
+ACPI: added table 3/32, length now 48
+ACPI:    * MADT
+ACPI: added table 4/32, length now 52
+current = 2ee4c990
+ACPI: added table 5/32, length now 56
+ACPI:  * SRAT at 2ee4cb28
+  AGESA SRAT table NULL. Skipping.
+ACPI:  * SLIT at 2ee4cb28
+  AGESA SLIT table NULL. Skipping.
+ACPI:  * AGESA ALIB SSDT at 2ee4cb30
+ACPI: added table 6/32, length now 60
+ACPI:  * AGESA SSDT Pstate at 2ee4e1c0
+ACPI: added table 7/32, length now 64
+CBFS: 'Master Header Locator' located CBFS at [100:1fffc0)
+CBFS: Locating 'pci1002,9804.rom'
+CBFS: Found @ offset 475c0 size e600
+In CBFS, ROM address for PCI: 00:01.0 = ffe47708
+PCI expansion ROM, signature 0xaa55, INIT size 0xe600, data ptr 0x01b0
+PCI ROM image, vendor ID 1002, device ID 9802,
+PCI ROM image, Class Code 030000, Code Type 00
+ACPI:   * VFCT at 2ee4e4d0
+CBFS: 'Master Header Locator' located CBFS at [100:1fffc0)
+CBFS: Locating 'pci1002,9804.rom'
+CBFS: Found @ offset 475c0 size e600
+In CBFS, ROM address for PCI: 00:01.0 = ffe47708
+PCI expansion ROM, signature 0xaa55, INIT size 0xe600, data ptr 0x01b0
+PCI ROM image, vendor ID 1002, device ID 9802,
+PCI ROM image, Class Code 030000, Code Type 00
+ACPI: added table 8/32, length now 68
+ACPI:    * HPET
+ACPI: added table 9/32, length now 72
+ACPI: done.
+ACPI tables: 76672 bytes.
+smbios_write_tables: 2ee39000
+Root Device (GizmoSphere Gizmo)
+CPU_CLUSTER: 0 (AMD Family 14h Root Complex)
+APIC: 00 (AMD CPU Family 14h Model 00h-0Fh)
+DOMAIN: 0000 (AMD Family 14h Root Complex)
+PCI: 00:00.0 (AMD Family 14h Northbridge)
+PCI: 00:01.0 (AMD Family 14h Northbridge)
+PCI: 00:04.0 (AMD Family 14h Northbridge)
+PCI: 00:05.0 (AMD Family 14h Northbridge)
+PCI: 00:06.0 (AMD Family 14h Northbridge)
+PCI: 00:07.0 (AMD Family 14h Northbridge)
+PCI: 00:08.0 (AMD Family 14h Northbridge)
+PCI: 00:11.0 (ATI SB800)
+PCI: 00:12.0 (ATI SB800)
+PCI: 00:12.1 (ATI SB800)
+PCI: 00:12.2 (ATI SB800)
+PCI: 00:13.0 (ATI SB800)
+PCI: 00:13.1 (ATI SB800)
+PCI: 00:13.2 (ATI SB800)
+PCI: 00:14.0 (ATI SB800)
+PCI: 00:14.1 (ATI SB800)
+PCI: 00:14.2 (ATI SB800)
+PCI: 00:14.3 (ATI SB800)
+PCI: 00:14.4 (ATI SB800)
+PCI: 00:14.5 (ATI SB800)
+PCI: 00:15.0 (ATI SB800)
+PCI: 00:15.1 (ATI SB800)
+PCI: 00:16.0 (ATI SB800)
+PCI: 00:16.2 (ATI SB800)
+PCI: 00:18.0 (AMD Family 14h Northbridge)
+PCI: 00:18.1 (AMD Family 14h Northbridge)
+PCI: 00:18.2 (AMD Family 14h Northbridge)
+PCI: 00:18.3 (AMD Family 14h Northbridge)
+PCI: 00:18.4 (AMD Family 14h Northbridge)
+PCI: 00:18.5 (AMD Family 14h Northbridge)
+PCI: 00:18.6 (AMD Family 14h Northbridge)
+PCI: 00:18.7 (AMD Family 14h Northbridge)
+APIC: 01 (unknown)
+PCI: 00:15.2 (unknown)
+PCI: 00:15.3 (unknown)
+PCI: 01:00.0 (unknown)
+SMBIOS tables: 327 bytes.
+Writing table forward entry at 0x00000500
+Wrote coreboot table at: 00000500, 0x10 bytes, checksum d0f7
+Writing coreboot table at 0x2ee70000
+ 0. 0000000000000000-0000000000000fff: CONFIGURATION TABLES
+ 1. 0000000000001000-000000000009ffff: RAM
+ 2. 00000000000c0000-000000002ee38fff: RAM
+ 3. 000000002ee39000-000000002effffff: CONFIGURATION TABLES
+ 4. 000000002f000000-000000003effffff: RESERVED
+ 5. 00000000f8000000-00000000fbffffff: RESERVED
+CBFS: 'Master Header Locator' located CBFS at [100:1fffc0)
+FMAP: Found "FLASH" version 1.1 at 0.
+FMAP: base = ffe00000 size = 200000 #areas = 3
+Wrote coreboot table at: 2ee70000, 0x2c4 bytes, checksum f4a9
+coreboot table: 732 bytes.
+IMD ROOT    0. 2efff000 00001000
+IMD SMALL   1. 2effe000 00001000
+CONSOLE     2. 2efde000 00020000
+TIME STAMP  3. 2efdd000 00000400
+ROMSTG STCK 4. 2efc5000 00018000
+ACPISCRATCH 5. 2ef95000 00030000
+ACPI RESUME 6. 2ee78000 0011d000
+COREBOOT    7. 2ee70000 00008000
+IRQ TABLE   8. 2ee6f000 00001000
+SMP TABLE   9. 2ee6e000 00001000
+ACPI       10. 2ee4a000 00024000
+TCPA LOG   11. 2ee3a000 00010000
+SMBIOS     12. 2ee39000 00000800
+IMD small region:
+  IMD ROOT    0. 2effec00 00000400
+  GDT         1. 2effea00 00000200
+BS: BS_WRITE_TABLES times (us): entry 0 run 33671 exit 0
+CBFS: 'Master Header Locator' located CBFS at [100:1fffc0)
+CBFS: Locating 'fallback/payload'
+CBFS: Found @ offset 58240 size f94b
+Loading segment from ROM address 0xffe58378
+  code (compression=1)
+  New segment dstaddr 0xe2440 memsize 0x1dbc0 srcaddr 0xffe583b0 filesize 0xf913
+Loading segment from ROM address 0xffe58394
+  Entry Point 0x000ff06e
+Bounce Buffer at 2ec02000, 2320480 bytes
+Loading Segment: addr: 0x00000000000e2440 memsz: 0x000000000001dbc0 filesz: 0x000000000000f913
+lb: [0x0000000000100000, 0x000000000021b430)
+Post relocation: addr: 0x00000000000e2440 memsz: 0x000000000001dbc0 filesz: 0x000000000000f913
+using LZMA
+[ 0x000e2440, 00100000, 0x00100000) <- ffe583b0
+dest 000e2440, end 00100000, bouncebuffer 2ec02000
+Loaded segments
+BS: BS_PAYLOAD_LOAD times (us): entry 0 run 39710 exit 0
+Jumping to boot code at 000ff06e(2ee70000)
+CPU0: stack: 00135000 - 00136000, lowest used address 0013577c, stack used: 2180 bytes
+entry    = 0x000ff06e
+lb_start = 0x00100000
+lb_size  = 0x0011b430
+buffer   = 0x2ec02000
+SeaBIOS (version rel-1.10.1-0-g8891697)
+BUILD: gcc: (coreboot toolchain v1.44 March 3rd, 2017) 6.3.0 binutils: (GNU Binutils) 2.28
+Found coreboot cbmem console @ 2efde000
+Found mainboard GizmoSphere Gizmo
+Relocating init from 0x000e39a0 to 0x2edecde0 (size 49536)
+Found CBFS header at 0xffe00138
+multiboot: eax=0, ebx=0
+Found 25 PCI devices (max PCI bus is 06)
+Copying SMBIOS entry point from 0x2ee39000 to 0x000f7140
+Copying ACPI RSDP from 0x2ee4a000 to 0x000f7110
+Copying MPTABLE from 0x2ee6e000/2ee6e010 to 0x000f6f00
+Copying PIR from 0x2ee6f000 to 0x000f6ed0
+Using pmtimer, ioport 0x808
+Scan for VGA option rom
+Running option rom at c000:0003
+Turning on vga text mode console
+SeaBIOS (version rel-1.10.1-0-g8891697)
+EHCI init on dev 00:12.2 (regs=0xf0247020)
+EHCI init on dev 00:13.2 (regs=0xf0248020)
+OHCI init on dev 00:12.0 (regs=0xf0244000)
+OHCI init on dev 00:13.0 (regs=0xf0245000)
+WARNING - Timeout at i8042_flush:71!
+AHCI controller at 00:11.0, iobase 0xf0246000, irq 0
+Found 0 lpt ports
+Found 0 serial ports
+Searching bootorder for: /pci@i0cf8/usb@12,2/storage@1/*@0/*@0,0
+Searching bootorder for: /pci@i0cf8/usb@12,2/usb-*@1
+USB MSC vendor='JetFlash' product='TS4GJF2A/120' rev='0.00' type=0 removable=1
+USB MSC blksize=512 sectors=8028160
+USB keyboard initialized
+All threads complete.
+Scan for option roms
+Running option rom at ce80:0003
+pmm call arg1=1
+pmm call arg1=0
+pmm call arg1=1
+pmm call arg1=0
+Searching bootorder for: /pci@i0cf8/pci-bridge@5/*@0
+
+Press ESC for boot menu.
+
+Searching bootorder for: HALT
+drive 0x000f6e80: PCHS=0/0/0 translation=lba LCHS=995/128/63 s=8028160
+Space available for UMB: cf800-ee000, f6960-f6e80
+Returned 253952 bytes of ZoneHigh
+e820 map has 6 items:
+  0: 0000000000000000 - 000000000009fc00 = 1 RAM
+  1: 000000000009fc00 - 00000000000a0000 = 2 RESERVED
+  2: 00000000000f0000 - 0000000000100000 = 2 RESERVED
+  3: 0000000000100000 - 000000002ee37000 = 1 RAM
+  4: 000000002ee37000 - 000000003f000000 = 2 RESERVED
+  5: 00000000f8000000 - 00000000fc000000 = 2 RESERVED
+enter handle_19:
+  NULL
+Booting from Hard Disk...
+Booting from 0000:7c00
+